![IDT 89HPEB383 User Manual Download Page 143](http://html1.mh-extra.com/html/idt/89hpeb383/89hpeb383_user-manual_618694143.webp)
14. Register Descriptions > Register Map
129
PEB383 User Manual
July 25, 2011
Integrated Device Technology, Inc.
Confidential - NDA Required
14.3.4
PCI Miscellaneous 0 Register
This register controls miscellaneous PCI functions, such as the latency timer value and cacheline size.
Register name: PCI_MISC0
Reset value: 0x0001_0000
Register offset: 0x00C
Bits
7
6
5
4
3
2
1
0
31:24
BISTC
SBIST
Reserved
CCODE
23:16
H_TYPE
15:08
Reserved
07:00
CLINE
Bits
Name
Description
Type
Reset value
31
BISTC
BIST Capable;
0 = PEB383 is not BIST capable
R
0
30
SBIST
Start BIST;
0 = PEB383 is not BIST capable
R
0
29:28
Reserved
Reserved
R
0
27:24
CCODE
Completion Code;
0 = PEB383 is not BIST capable
R
0
23:16
H_TYPE
Header Type
This field indicates the PEB383 is a single-function bridge.
R
0x01
15:08
Reserved
Reserved (Latency timer in PCI Interface)
R
0
07:00
CLINE
Cacheline Size
a
04 = 4 x 32-bit word (16 bytes)
08 = 8 x 32-bit word (32 bytes)
10 = 16 x 32-bit word (64 bytes)
20 = 32 x 32-bit word (128 bytes)
This field specifies the system cacheline size in units of
32-bit words. It is used by the PCI master to determine the
PCI read transaction - that is, memory read, memory read
line, or memory read multiple - it should generate on the PCI
bus. CLINE is also used by the PCI target to decide how
much data to read on the destination bus.
Note: This field is set to 0 if CLINE is programmed to a value
not specified above.
a.
Software programs the system cacheline size in DWORD counts. The value programmed is used by the PEB383 for
prefetching data from memory for Memory Read Line and Memory Line Multiple transactions on the primary bus interface.
Software should set only one bit at anytime. If multiple bits are set, the register defaults to 0.
R/W
0x0