VII LCD CONTROLLER BLOCK: LCD CONTROLLER
B-VII-2-36
EPSON
S1C33L03 FUNCTION PART
LPWREN: Enable LCDPWR (D4) / LCDC mode register 2 (0x39FFE3)
Enables LCDPWR output control by the LCD controller.
Write "1": Enabled
Write "0": Disabled
Read: Valid
When LPWREN is set to "1", the LCDPWR output is controlled by the LCD controller’s power-up/down sequence,
allowing the power to the LCD panel to be turned ON or OFF using that signal. When LPWREN is set to "0", the
LCDPWR pin is fixed low.
At initial reset, LPWREN is set to "0" (disabled).
LPSAVE[1:0]: Power-save mode (D[1:0]) / LCDC mode register 2 (0x39FFE3)
Selects power-save mode.
Table 2.24 Settings of Power-Save Modes
LPSAVE1
LPSAVE0
Mode
0
0
Power-save mode
0
1
Reserved
1
0
Doze mode
1
1
Normal operation
When placed in power-save mode, the LCD controller executes a power-down sequence; when taken out of power-
save mode, the LCD controller executes a power-up sequence (for details, refer to "Controlling LCD Power
Up/Down"). Doze mode can only be selected when Epson’s MLS LCD drivers are used.
At initial reset, LPSAVE is set to "0b00" (power-save mode).
LDHSIZE[5:0]: Horizontal panel size (D[5:0]) / Horizontal panel size register (0x39FFE4)
Sets the horizontal resolution of the LCD panel in 16-pixel units. Set the value obtained using the equation below.
Horizontal resolution (in pixels)
LDHSIZE[5:0] = —————————————— - 1
16
For an LCD panel with a horizontal resolution of 320 dots, for example, set 19 (= 0x13) in LDHSIZE. Do not set
any value less than 1 in this register.
At initial reset, LDHSIZE is set to "0x0".
LDVSIZE[9:0]: Vertical panel size (D[9:0]) / Vertical panel size register (D[1:0]/0x39FFE6, 0x39FFE5)
Sets the vertical resolution of the LCD panel in units of lines. Set the value obtained using the equation below.
LDVSIZE[9:0] = Vertical resolution (in lines) - 1
For an LCD panel with a vertical resolution of 240 lines, for example, set 239 (= 0xEF) in LDVSIZE.
At initial reset, LDVSIZE is set to "0x0".
HNDP[4:0]: Horizontal non-display period (D[4:0]) / Horizontal non-display period register (0x39FFE7)
Sets the horizontal non-display period in 8-pixel units. Set the value obtained using the equation below.
Horizontal non-display period (in pixels)
HNDP[4:0] = —————————————————— - 4
8
At initial reset, HNDP is set to "0x0".
VNDP[5:0]: Vertical non-display period (D[5:0]) / Vertical non-display period register (0x39FFEA)
Sets the vertical non-display period in units of lines. Set the value obtained using the equation below.
VNDP[5:0] = Vertical non-display period (in lines)
At initial reset, VNDP is set to "0x0".
Summary of Contents for CMOS 32-Bit Single Chip Microcomputer S1C33L03
Page 4: ......
Page 14: ......
Page 15: ...S1C33L03 PRODUCT PART ...
Page 16: ......
Page 147: ...S1C33L03 FUNCTION PART ...
Page 148: ......
Page 149: ...S1C33L03 FUNCTION PART I OUTLINE ...
Page 150: ......
Page 152: ...I OUTLINE INTRODUCTION B I 1 2 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 162: ...I OUTLINE LIST OF PINS B I 3 8 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 163: ...S1C33L03 FUNCTION PART II CORE BLOCK ...
Page 164: ......
Page 166: ...II CORE BLOCK INTRODUCTION B II 1 2 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 172: ...II CORE BLOCK CPU AND OPERATING MODE B II 2 6 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 176: ...II CORE BLOCK INITIAL RESET B II 3 4 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 224: ...II CORE BLOCK BCU Bus Control Unit B II 4 48 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 262: ...II CORE BLOCK DBG Debug Unit B II 7 2 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 263: ...S1C33L03 FUNCTION PART III PERIPHERAL BLOCK ...
Page 264: ......
Page 266: ...III PERIPHERAL BLOCK INTRODUCTION B III 1 2 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 322: ...III PERIPHERAL BLOCK WATCHDOG TIMER B III 5 4 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 415: ...S1C33L03 FUNCTION PART IV ANALOG BLOCK ...
Page 416: ......
Page 418: ...IV ANALOG BLOCK INTRODUCTION B IV 1 2 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 434: ...IV ANALOG BLOCK A D CONVERTER B IV 2 16 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 435: ...S1C33L03 FUNCTION PART V DMA BLOCK ...
Page 436: ......
Page 438: ...V DMA BLOCK INTRODUCTION B V 1 2 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 492: ...V DMA BLOCK IDMA Intelligent DMA B V 3 18 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 493: ...S1C33L03 FUNCTION PART VI SDRAM CONTROLLER BLOCK ...
Page 494: ......
Page 531: ...S1C33L03 FUNCTION PART VII LCD CONTROLLER BLOCK ...
Page 532: ......
Page 579: ...S1C33L03 FUNCTION PART Appendix I O MAP ...
Page 580: ......