VI SDRAM CONTROLLER BLOCK: SDRAM INTERFACE
S1C33L03 FUNCTION PART
EPSON
B-VI-2-25
A-1
B-VI
SDRAM
A14SZ: Areas 14–13 device size selection (D6) / Areas 14–13 set-up register (0x48122)
A8SZ: Areas 8–7 device size selection (D6) / Areas 8–7 set-up register (0x48128)
Select the size of the device connected to each area.
Write "1": 8 bits
Write "0": 16 bits
Read: Valid
Set the device size of the area used for an SDRAM in the same manner as that specified for SDRSZ
(D6/0x39FFC9).
At cold start, these bits are set to "0" (16 bits). At hot start, these bits retain their status before being initialized.
A14WT2–A14WT0: Areas 14–13 wait control (D[2:0]) / Areas 14–13 set-up register (0x48122)
A8WT2–A8WT0:
Areas 8–7 wait control (D[2:0]) / Areas 8–7 set-up register (0x48128)
A6WT2–A6WT0:
Area 6 wait control (D[A:8]) / Areas 6–4 set-up register (0x4812A)
Set the number of wait cycles to be inserted when accessing the internal device.
The values 0 through 7 written to the control bits equal the number of wait cycles inserted.
Always make sure the number of wait cycles in area 6 (where the SDRAM controller is allocated) is 2 (A6WT =
"010"). With any other number of specified wait cycles, data may not be written normally to the SDRAM control
registers.
The number of wait cycles in areas used for SDRAMs should be set to 0 (A8WT/A14WT = "000").
At cold start, these bits are set to "111" (7 cycles). At hot start, the bits retain their status before being initialized.
A14DF1–A14DF0:
Areas 14–13 output disable delay time (D[5:4]) / Areas 14–13 set-up register (0x48122)
A8DF1–A8DF0:
Areas 8–7 output disable delay time (D[5:4]) / Areas 8–7 set-up register (0x48128)
Set the output-disable delay time.
Table 2.13 Output Disable Delay Time
AxxDF1
AxxDF0
Delay time
1
1
3.5 cycles
1
0
2.5 cycles
0
1
1.5 cycles
0
0
0.5 cycles
If the system has an external memory device other than the SDRAM connected to it and accesses that memory
device and reads the SDRAM in succession, set the output disable delay time for the areas used for the SDRAM to
2.5 cycles (A8DF/A14DF = "10").
Otherwise, set the output disable delay time to 0.5 cycles (A8DF/A14DF = "00") in order to reduce the SDRAM
access time.
At cold start, these bits are set to "11" (3.5 cycles). At hot start, the bits retain their status before being initialized.
SWAITE: #WAIT enable (D0) / Bus control register (0x4812E)
Enable or disable wait cycle control.
Write "1": Enabled
Write "0": Disabled
Read: Valid
Because the SDRAM controller controls wait cycles internally in the IC, SWAITE must be set to "1".
At cold start, SWAITE is set to "0" (disabled). At hot start, SWAITE retains its status before being initialized.
Summary of Contents for CMOS 32-Bit Single Chip Microcomputer S1C33L03
Page 4: ......
Page 14: ......
Page 15: ...S1C33L03 PRODUCT PART ...
Page 16: ......
Page 147: ...S1C33L03 FUNCTION PART ...
Page 148: ......
Page 149: ...S1C33L03 FUNCTION PART I OUTLINE ...
Page 150: ......
Page 152: ...I OUTLINE INTRODUCTION B I 1 2 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 162: ...I OUTLINE LIST OF PINS B I 3 8 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 163: ...S1C33L03 FUNCTION PART II CORE BLOCK ...
Page 164: ......
Page 166: ...II CORE BLOCK INTRODUCTION B II 1 2 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 172: ...II CORE BLOCK CPU AND OPERATING MODE B II 2 6 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 176: ...II CORE BLOCK INITIAL RESET B II 3 4 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 224: ...II CORE BLOCK BCU Bus Control Unit B II 4 48 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 262: ...II CORE BLOCK DBG Debug Unit B II 7 2 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 263: ...S1C33L03 FUNCTION PART III PERIPHERAL BLOCK ...
Page 264: ......
Page 266: ...III PERIPHERAL BLOCK INTRODUCTION B III 1 2 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 322: ...III PERIPHERAL BLOCK WATCHDOG TIMER B III 5 4 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 415: ...S1C33L03 FUNCTION PART IV ANALOG BLOCK ...
Page 416: ......
Page 418: ...IV ANALOG BLOCK INTRODUCTION B IV 1 2 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 434: ...IV ANALOG BLOCK A D CONVERTER B IV 2 16 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 435: ...S1C33L03 FUNCTION PART V DMA BLOCK ...
Page 436: ......
Page 438: ...V DMA BLOCK INTRODUCTION B V 1 2 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 492: ...V DMA BLOCK IDMA Intelligent DMA B V 3 18 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 493: ...S1C33L03 FUNCTION PART VI SDRAM CONTROLLER BLOCK ...
Page 494: ......
Page 531: ...S1C33L03 FUNCTION PART VII LCD CONTROLLER BLOCK ...
Page 532: ......
Page 579: ...S1C33L03 FUNCTION PART Appendix I O MAP ...
Page 580: ......