VI SDRAM CONTROLLER BLOCK: SDRAM INTERFACE
S1C33L03 FUNCTION PART
EPSON
B-VI-2-31
A-1
B-VI
SDRAM
SDRSZ: SDRAM data path bit width (D6) / SDRAM advanced control register (0x39FFC9)
Select the SDRAM data-path bit width.
Write "1": 8 bits
Write "0": 16 bits
Read: Valid
Set SDRSZ to "1" to use an 8-bit SDRAM or to "0" to use a 16-bit SDRAM.
At cold start, SDRSZ is set to "0" (16 bits). At hot start, SDRSZ retains its status before being initialized.
SDRBI: SDRAM bank interleaved access (D5) / SDRAM advanced control register (0x39FFC9)
Enable the SDRAM's bank-interleaved access function.
Write "1": Interleaved
Write "0": One bank only
Read: Valid
Writing "1" to SDRBI activates multiple SDRAM banks at the same time, allowing for successive accesses of one
bank after another. If SDRBI = "0", multiple banks cannot be activated at the same time.
At cold start, SDRBI is set to "0" (one bank only). At hot start, SDRBI retains its status before being initialized.
SDRMRS: SDRAM mode register set flag (D7) / SDRAM status register (0x39FFCA)
Indicates the execution status of the MRS (Mode Register Set) command.
Read "1": Not finished
Read "0": Finished
Write: Invalid
SDRMRS is automatically set to "1" at power-on, and is reset to "0" by executing the MRS command in the
SDRAM initialization sequence. As the MRS command uses an external address bus, no other external devices can
be accessed until the command execution is finished. To access any external device other than the SDRAM
immediately after executing the SDRAM initialization sequence, read SDRMRS to confirm that the MRS
command execution is finished before attempting the intended access.
At cold start, SDRMRS is set to "1" (Not finished). At hot start, SDRMRS retains its status before being initialized.
SDRSRM: SDRAM current refresh mode (D6) / SDRAM status register (0x39FFCA)
Indicates the SDRAM refresh mode.
Read "1": Auto refresh mode
Read "0": Self refresh mode
Write: Invalid
SDRSRM is "0" while the SDRAM controller holds the SDCKE pin low (i.e., the SDRAM is in self-refresh mode).
Otherwise, SDRSRM = "1".
Before entering HALT2 or SLEEP mode or releasing the bus, always be sure to read this bit using a program stored
elsewhere (i.e., not in the SDRAM) to confirm that the SDRAM is in self-refresh mode.
At cold start, SDRSRM is set to "1" (auto refresh mode). At hot start, SDRSRM retains its status before being
initialized.
Summary of Contents for CMOS 32-Bit Single Chip Microcomputer S1C33L03
Page 4: ......
Page 14: ......
Page 15: ...S1C33L03 PRODUCT PART ...
Page 16: ......
Page 147: ...S1C33L03 FUNCTION PART ...
Page 148: ......
Page 149: ...S1C33L03 FUNCTION PART I OUTLINE ...
Page 150: ......
Page 152: ...I OUTLINE INTRODUCTION B I 1 2 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 162: ...I OUTLINE LIST OF PINS B I 3 8 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 163: ...S1C33L03 FUNCTION PART II CORE BLOCK ...
Page 164: ......
Page 166: ...II CORE BLOCK INTRODUCTION B II 1 2 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 172: ...II CORE BLOCK CPU AND OPERATING MODE B II 2 6 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 176: ...II CORE BLOCK INITIAL RESET B II 3 4 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 224: ...II CORE BLOCK BCU Bus Control Unit B II 4 48 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 262: ...II CORE BLOCK DBG Debug Unit B II 7 2 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 263: ...S1C33L03 FUNCTION PART III PERIPHERAL BLOCK ...
Page 264: ......
Page 266: ...III PERIPHERAL BLOCK INTRODUCTION B III 1 2 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 322: ...III PERIPHERAL BLOCK WATCHDOG TIMER B III 5 4 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 415: ...S1C33L03 FUNCTION PART IV ANALOG BLOCK ...
Page 416: ......
Page 418: ...IV ANALOG BLOCK INTRODUCTION B IV 1 2 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 434: ...IV ANALOG BLOCK A D CONVERTER B IV 2 16 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 435: ...S1C33L03 FUNCTION PART V DMA BLOCK ...
Page 436: ......
Page 438: ...V DMA BLOCK INTRODUCTION B V 1 2 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 492: ...V DMA BLOCK IDMA Intelligent DMA B V 3 18 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 493: ...S1C33L03 FUNCTION PART VI SDRAM CONTROLLER BLOCK ...
Page 494: ......
Page 531: ...S1C33L03 FUNCTION PART VII LCD CONTROLLER BLOCK ...
Page 532: ......
Page 579: ...S1C33L03 FUNCTION PART Appendix I O MAP ...
Page 580: ......