1 OUTLINE
S1C33L03 PRODUCT PART
EPSON
A-11
A-1
Table 1.3.5 List of Pins for LCD Controller
Pin name
Pin No.
I/O
Pull-up
Function
FPDAT[7:4]
13–16
O
–
4 high-order bits of data bus for 8-bit LCD panels
Data bus for 4-bit LCD panels
FPDAT[3:0]
GPO[6:3]
17–20
O
–
FPDAT[3:0]: 4 low-order bits of data bus for 8-bit LCD panels
GPO[6:3]:
General-purpose outputs when a 4-bit LCD panel is used
FPFRAME
23
O
–
Frame pulse output
FPLINE
24
O
–
Line pulse output
FPSHIFT
25
O
–
Shift clock output
DRDY(MOD)
(FPSHIFT2)
22
O
–
MOD:
LCD backplane bias (for panels other than 8-bit color panel format 1)
FPSHIFT2:
Second shift clock (for 8-bit color panel format 1)
LCDPWR
26
O
–
LCD power control output (active high)
Table 1.3.6 List of Pins for Clock Generator
Pin name
Pin No.
I/O
Pull-up
Function
OSC1
68
I
–
Low-speed (OSC1) oscillation input (32 kHz crystal oscillator or external clock input)
OSC2
67
O
–
Low-speed (OSC1) oscillation output
OSC3
129
I
–
High-speed (OSC3) oscillation input (crystal/ceramic oscillator or external clock input)
OSC4
128
O
–
High-speed (OSC3) oscillation output
PLLS[1:0]
112,113
I
–
PLL set-up pins
PLLS1
PLLS0
fin (f
OSC3
)
fout (f
PSCIN
)
1
1
10–25MHz
20–50MHz
0
1
10–12.5MHz
40–50MHz
0
0
PLL is not used
L
PLLC
115
–
–
Capacitor connecting pin for PLL
Table 1.3.7 List of Other Pins
Pin name
Pin No.
I/O
Pull-up
/down
Function
ICEMD
125
I
Pull-
down
High-impedance control input pin
When this pin is set to High, all the output pins go into high-impedance state. This makes
it possible to disable the S1C33 chip on the board.
DSIO
117
I/O
Pull-up Serial I/O pin for debugging
This pin is used to communicate with the debugging tool S5U1C33000H.
#X2SPD
140
I
–
Clock doubling mode set-up pin
1: CPU clock = bus clock
×
1, 0: CPU clock = bus clock
×
2
#NMI
130
I
Pull-up NMI request input pin
#RESET
69
I
Pull-up Initial reset input pin
Note: "#" in the pin names indicates that the signal is low active.
Summary of Contents for CMOS 32-Bit Single Chip Microcomputer S1C33L03
Page 4: ......
Page 14: ......
Page 15: ...S1C33L03 PRODUCT PART ...
Page 16: ......
Page 147: ...S1C33L03 FUNCTION PART ...
Page 148: ......
Page 149: ...S1C33L03 FUNCTION PART I OUTLINE ...
Page 150: ......
Page 152: ...I OUTLINE INTRODUCTION B I 1 2 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 162: ...I OUTLINE LIST OF PINS B I 3 8 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 163: ...S1C33L03 FUNCTION PART II CORE BLOCK ...
Page 164: ......
Page 166: ...II CORE BLOCK INTRODUCTION B II 1 2 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 172: ...II CORE BLOCK CPU AND OPERATING MODE B II 2 6 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 176: ...II CORE BLOCK INITIAL RESET B II 3 4 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 224: ...II CORE BLOCK BCU Bus Control Unit B II 4 48 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 262: ...II CORE BLOCK DBG Debug Unit B II 7 2 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 263: ...S1C33L03 FUNCTION PART III PERIPHERAL BLOCK ...
Page 264: ......
Page 266: ...III PERIPHERAL BLOCK INTRODUCTION B III 1 2 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 322: ...III PERIPHERAL BLOCK WATCHDOG TIMER B III 5 4 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 415: ...S1C33L03 FUNCTION PART IV ANALOG BLOCK ...
Page 416: ......
Page 418: ...IV ANALOG BLOCK INTRODUCTION B IV 1 2 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 434: ...IV ANALOG BLOCK A D CONVERTER B IV 2 16 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 435: ...S1C33L03 FUNCTION PART V DMA BLOCK ...
Page 436: ......
Page 438: ...V DMA BLOCK INTRODUCTION B V 1 2 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 492: ...V DMA BLOCK IDMA Intelligent DMA B V 3 18 EPSON S1C33L03 FUNCTION PART THIS PAGE IS BLANK ...
Page 493: ...S1C33L03 FUNCTION PART VI SDRAM CONTROLLER BLOCK ...
Page 494: ......
Page 531: ...S1C33L03 FUNCTION PART VII LCD CONTROLLER BLOCK ...
Page 532: ......
Page 579: ...S1C33L03 FUNCTION PART Appendix I O MAP ...
Page 580: ......