OPERATION
Copyright 2007
5-14
S SC150e HARDWARE REFERENCE
CSR0[7]
CSR2[9]
CSR2[10]
CSR0[6]
ACR[0]
CSR0[5]
CSR0[3]
CSR1[14]
WRITE CSR1
TO RE-ARM
HOST
INT
ENABLE
INT
MASK
MATCH
ENB
ACR
RIE
INT ON
ERRORS
INTERRUPTS
ENABLED
GENERATE
INTERRUPT TO
HOST
NO INTERRUPT
TO HOST
PLACE
ADDRESS INTO
INTERRUPT FIFO
NO
INTERRUPT TO
HOST
CSR1 NETWORK
ERROR
MESSAGE PACKET
NATIVE
MSG
ERROR
MASK BIT
SET
CSR9
RECEIVE
INT
OVERRIDE
INTERRUPT
MESSAGE
NO
NO
YES
YES
NO
NO
YES
YES
YES
NO
NO
NO
YES
YES
CSR8[10]
OVERRIDE
RIE
ENB INT
ON Rx IN
OWN
SLOT
WRITE
OWN SLOT
ENB
NO
YES
YES
NO
NO
RECEIVE ENABLE
CSR0[0]
MUST BE ACTIVE
YES
NO
YES
Figure 5-3 Receive Interrupt Logic
Summary of Contents for SCRAMNet+ SC150e
Page 2: ......
Page 79: ...OPERATION Copyright 2007 5 29 SCRAMNet SC150e HARDWARE REFERENCE Figure 5 10 Quad Switch ...
Page 82: ......
Page 94: ......
Page 108: ......
Page 121: ...D D CONFIGURATION AIDS APPENDIX D CONFIGURATION AIDS ...
Page 122: ......
Page 127: ...1 GLOSSARY GLOSSARY ...
Page 128: ......
Page 135: ...1 INDEX INDEX ...
Page 136: ......