CSR SUMMARY
Copyright 2007
C-6
S SC150e HARDWARE REFERENCE
C.6 CSR5 – Interrupt Address (MSW) and Status (READ Only*)
Bit Function
Name
0
RFA16
1
RFA17
2
RFA18
3
Interrupt FIFO Address Field (MSW)
RFA19
4
RFA20
5
RFA21
6
RFA22
13-7 Reserved
0
14
Retry Bit in Interrupt FIFO
(RF_RETRY)
15
Interrupt FIFO Not Empty
(~RX_F_E)
*
Writing the Transmit Time-out value to CSR5 stores it in shadow memory. Do not set
this value to ‘0’. A value of ‘0’ prevents host-generated data from leaving the Transmit
FIFO
C.7 CSR6 – Reserved
A 16-bit, Read-Only Curtiss-Wright Controls reserved register.
C.8 CSR7 – Reserved
A 16-bit, Read-Only Curtiss-Wright Controls reserved register.
Summary of Contents for SCRAMNet+ SC150e
Page 2: ......
Page 79: ...OPERATION Copyright 2007 5 29 SCRAMNet SC150e HARDWARE REFERENCE Figure 5 10 Quad Switch ...
Page 82: ......
Page 94: ......
Page 108: ......
Page 121: ...D D CONFIGURATION AIDS APPENDIX D CONFIGURATION AIDS ...
Page 122: ......
Page 127: ...1 GLOSSARY GLOSSARY ...
Page 128: ......
Page 135: ...1 INDEX INDEX ...
Page 136: ......