Zynq-7000 AP SoC and 7 Series FPGAs MIS v4.1
223
UG586 November 30, 2016
Chapter 1:
DDR3 and DDR2 SDRAM Memory Interface Solution
shows an example of a 72-bit DDR3 interface contained within three banks. This
example is for a 4 Gb UDIMM using nine 4 Gb x8 components. The serial presence detect
(SPD) pins are not used here.
CB
[7:0] is represented as
DQ
[71:64] and S0# as
CS_N
for
consistency with the component design examples in
,
.
Table 1-72:
72-Bit DDR3 UDIMM Interface in Three Banks
Bank
Signal Name
Byte Group
I/O Type
I/O Number
Special
Designation
1
VRP
–
SE
49
–
1
DQ63
D_11
P
48
–
1
DQ62
D_10
N
47
–
1
DQ61
D_09
P
46
–
1
DQ60
D_08
N
45
–
1
DQS7_P
D_07
P
44
DQS-P
1
DQS7_N
D_06
N
43
DQS-N
1
DQ59
D_05
P
42
–
1
DQ58
D_04
N
41
–
1
DQ57
D_03
P
40
–
1
DQ56
D_02
N
39
–
1
DM7
D_01
P
38
–
1
–
D_00
N
37
–
1
DQ55
C_11
P
36
–
1
DQ54
C_10
N
35
–
1
DQ53
C_09
P
34
–
1
DQ52
C_08
N
33
–
1
DQS6_P
C_07
P
32
DQS-P
1
DQS6_N
C_06
N
31
DQS-N
1
DQ51
C_05
P
30
–
1
DQ50
C_04
N
29
–
1
DQ49
C_03
P
28
CCIO-P
1
DQ48
C_02
N
27
CCIO-N
1
DM6
C_01
P
26
CCIO-P
1
–
C_00
N
25
CCIO-N
1
DQ47
B_11
P
24
CCIO-P
1
DQ46
B_10
N
23
CCIO-N
1
DQ45
B_09
P
22
CCIO-P
1
DQ44
B_08
N
21
CCIO-N