Zynq-7000 AP SoC and 7 Series FPGAs MIS v4.1
17
UG586 November 30, 2016
06/22/2011
1.1
• MIG 1.2 release. Updated ISE Design Suite version to 13.2. Updated GUI screen
captures throughout document.
• Chapter 1: Added Verify Pin Changes and Update Design, Simulating the Example
Design (for Designs with the AXI4 Interface), Error Correcting Code, and DDR3 Pinout
Examples sections. Added paragraph about SLRs to Pin Compatible FPGAs, page 27.
Added Input Clock Period and PHY to Controller bullets in Controller Options,
page 30. To Setting DDR3 Memory Parameter Option, page 35, indicated that DDR3
SDRAM supports burst lengths of 8. Added Internal Termination for High Range
Banks option under Figure 1-23. Added bulleted item about Pin/Bank selection mode
on page 39. Added notes about chip select and data mask options on page 74. Added
app_correct_en_i to Table 1-17. Added three command types to Command Path,
page 134. Added phy_mc_ctl_full, phy_mc_cmd_full, and phy_mc_data_full signals to
Table 1-87. Added paragraph about FIFOs at the end of Physical Layer Interface
(Non-Memory Controller Design), page 168. Updated the description and options for
DATA_BUF_ADDR_WIDTH in Table 1-93. Added bullet about SLRs to Bank and Pin
Selection Guides for DDR3 Designs, page 186. Added LVCMOS15 and DIFF_SSTL15
I/O standards to Configuration, page 194. Changed resistor values in Figure 1-88,
Figure 1-89, and Figure 1-90. Changed resistor values in FPGA DCI or IN_TERM
column in Table 1-95.
• Chapter 2: Added the Verify Pin Changes and Update Design and Output Path
sections. Revised latency mode description on page 280. Added bulleted item about
Pin/Bank selection mode on page 285. Added Internal Termination for High Range
Banks option under Figure 2-22. Updated Implementation Details, page 324.
• Chapter 3: Added new chapter on RLDRAM II.
03/01/2011
1.0
Initial Xilinx release.
Date
Version
Revision