Zynq-7000 AP SoC and 7 Series FPGAs MIS v4.1
436
UG586 November 30, 2016
Chapter 3:
RLDRAM II and RLDRAM 3 Memory Interface Solutions
lists the signals used in the infrastructure module that provides the necessary
clocks and reset signals required in the design.
Physical Interface
The physical interface is the connection from the FPGA memory interface solution to an
external RLDRAM II/RLDRAM 3 device. The I/O signals for this interface are defined in
. These signals can be directly connected to the corresponding signals on the
RLDRAM II/RLDRAM 3 device.
Table 3-11:
Infrastructure Clocking and Reset Signals
Signal
Direction
Description
mmcm_clk
Input
System clock input
sys_rst
Input
Core reset from user application
iodelay_ctrl_rdy Input
IDELAYCTRL lock status
clk
Output
Half frequency FPGA logic clock
mem_refclk
Output
PLL output clock at same frequency as the memory clock
freq_refclk
Output
PLL output clock to provide the FREQREFCLK input to the Phaser. The freq_refclk is
generated such that its frequency in the range of 400 MHz–1,066 MHz
sync_pulse
Output
PLL output generated at 1/16 of mem_Refclk and is a synchronization signal sent
to the PHY hard blocks that are used in a multi-bank implementation
pll_locked
Output
Locked output from PLLE2_ADV
rstdiv0
Output
Reset output synchronized to internal FPGA logic half-frequency clock.
rst_phaser_ref
Output
Reset for the Phaser in the Physical Layer.
Table 3-12:
Physical Interface Signals
Signal
Direction
Description
rld_ck_p
Output
System Clock CK. This is the address/command clock to the memory device.
rld_ck_n
Output
System Clock CK#. This is the inverted system clock to the memory device.
rld_dk_p
InOut
Write Clock DK. This is the write clock to the memory device.
rld_dk_n
InOut
Write Clock DK#. This is the inverted write clock to the memory device.
rld_a
Output
Address. This is the address supplied for memory operations.
rld_ba
Output
Bank Address. This is the bank address supplied for memory operations.
rld_cs_n
Output
Chip Select CS#. This is the active-Low chip select control signal for the
memory.
rld_we_n
Output
Write Enable WE#. This is the active-Low write enable control signal for the
memory.
rld_ref_n
Output
Refresh REF#. This is the active-Low refresh control signal for the memory.
rld_dm
Output
Data Mask DM. This is the active-High mask signal, driven by the FPGA to
mask data that a user does not want written to the memory during a write
command.