Zynq-7000 AP SoC and 7 Series FPGAs MIS v4.1
310
UG586 November 30, 2016
Chapter 2:
QDR II+ Memory Interface Solution
mig_7series_v4_1
docs
example_design
par
rtl
traffic_gen
sim
synth
user_design
rtl
clocking
controller
ip_top
phy
ui
xdc
Directory and File Contents
The 7 series FPGAs core directories and their associated files are listed in this section for
Vivado implementations.
<component name>/example_design/
The
example_design
directory structure contains all necessary RTL, constraints, and
script files for simulation and implementation of the complete MIG example design with a
test bench. The optional Vivado logic analyzer feature module is also included in this
directory structure.
lists the files in the
example_design/rtl
directory.
Table 2-1:
Files in example_design/rfl Directory
Name
Description
example_top.v
This top-level module serves as an example for connecting the user design to
the 7 series FPGA memory interface core.