
Zynq-7000 AP SoC and 7 Series FPGAs MIS v4.1
23
UG586 November 30, 2016
Chapter 1:
DDR3 and DDR2 SDRAM Memory Interface Solution
4. Click
Next
to proceed to the
Project Type
page (
). Select the
Project Type
as
RTL Project
because MIG deliverables are RTL files.
5. Click
Next
to proceed to the
Add Sources
page (
). RTL files can be added to
the project in this page. If the project was not created earlier, proceed to the next page.
X-Ref Target - Figure 1-4
Figure 1-4:
Project Type
X-Ref Target - Figure 1-5
Figure 1-5:
Add Sources