Zynq-7000 AP SoC and 7 Series FPGAs MIS v4.1
215
UG586 November 30, 2016
Chapter 1:
DDR3 and DDR2 SDRAM Memory Interface Solution
shows an example of a 32-bit DDR3 interface contained within two banks. This
example uses 2 Gb x8 components.
1
A8
A_08
N
9
–
1
A7
A_07
P
8
DQS-P
1
A6
A_06
N
7
DQS-N
1
A5
A_05
P
6
–
1
A4
A_04
N
5
–
1
A3
A_03
P
4
–
1
A2
A_02
N
3
–
1
A1
A_01
P
2
–
1
A0
A_00
N
1
–
1
VRN
–
SE
0
–
Table 1-70:
32-Bit DDR3 Interface Contained in Two Banks
Bank
Signal Name
Byte Group
I/O Type
I/O Number
Special
Designation
1
VRP
–
SE
49
–
1
–
D_11
P
48
–
1
–
D_10
N
47
–
1
–
D_09
P
46
–
1
–
D_08
N
45
–
1
–
D_07
P
44
DQS-P
1
–
D_06
N
43
DQS-N
1
–
D_05
P
42
–
1
–
D_04
N
41
–
1
–
D_03
P
40
–
1
–
D_02
N
39
–
1
–
D_01
P
38
–
1
–
D_00
N
37
–
1
–
C_11
P
36
–
1
–
C_10
N
35
–
1
–
C_09
P
34
–
1
–
C_08
N
33
–
1
–
C_07
P
32
DQS-P
Table 1-69:
16-Bit DDR3 Interface Contained in One Bank
(Cont’d)
Bank
Signal Name
Byte Group
I/O Type
I/O Number
Special
Designation