Zynq-7000 AP SoC and 7 Series FPGAs MIS v4.1
218
UG586 November 30, 2016
Chapter 1:
DDR3 and DDR2 SDRAM Memory Interface Solution
shows an example of a 64-bit DDR3 interface contained within three banks. This
example uses four 2 Gb x16 components.
2
–
B_00
N
13
–
2
DQ7
A_11
P
12
–
2
DQ6
A_10
N
11
–
2
DQ5
A_09
P
10
–
2
DQ4
A_08
N
9
–
2
DQS0_P
A_07
P
8
DQS-P
2
DQS0_N
A_06
N
7
DQS-N
2
DQ3
A_05
P
6
–
2
DQ2
A_04
N
5
–
2
DQ1
A_03
P
4
–
2
DQ0
A_02
N
3
–
2
DM0
A_01
P
2
–
2
RESET_N
A_00
N
1
–
2
VRN
–
SE
0
–
Table 1-71:
64-Bit DDR3 Interface in Three Banks
Bank
Signal Name
Byte Group
I/O Type
I/O Number
Special
Designation
1
VRP
–
SE
49
–
1
DQ63
D_11
P
48
–
1
DQ62
D_10
N
47
–
1
DQ61
D_09
P
46
–
1
DQ60
D_08
N
45
–
1
DQS7_P
D_07
P
44
DQS-P
1
DQS7_N
D_06
N
43
DQS-N
1
DQ59
D_05
P
42
–
1
DQ58
D_04
N
41
–
1
DQ57
D_03
P
40
–
1
DQ56
D_02
N
39
–
1
DM7
D_01
P
38
–
1
–
D_00
N
37
–
1
DQ55
C_11
P
36
–
Table 1-70:
32-Bit DDR3 Interface Contained in Two Banks
(Cont’d)
Bank
Signal Name
Byte Group
I/O Type
I/O Number
Special
Designation