MPC555 / MPC556
MPC555 / MPC556 INTERNAL MEMORY MAP
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
A-8
NOTES:
1. Entire register is locked if bit 15 (DLK) is set.
2. Write once after power on reset (POR).
3. Must use the key register to unlock if it has been locked by a key register, see
8.9.3.2 Keep Alive Power Regis-
4. Locked after Power on Reset (POR). A write of 0x55CCAA33 must performed to the key register to unlock. See
8.9.3.2 Keep Alive Power Registers Lock Mechanism
5. Can have bits 0:11 (MF bits) write-protected by setting bit 4 (MFPDL) in the SCCR register to 1. Bit 21 (CSRC)
and bits 22:23 (LPM) can be locked by setting bit 5 (LPML) of the SCCR register to 1.
6. Bit 24 (CSR) is write-once after soft reset.
Table A-4 CMF (CDR MoneT Flash EEPROM)
Address
Access
Symbol
Register
Size
Reset
CMF_A
0x2F C800
S
1
NOTES:
1. Bit 3 (FIC) is write-once. Bit 0 (LOCK) is write-once unless in freeze or test mode.
CMFMCR
CMF_A EEPROM Configuration Register.
See
32
POR, H
0x2F C804
S
CMFTST
CMF_A EEPROM Test Register.
See
32
POR, H
0x2F C808
S
CMFCTL
CMF_A EEPROM High Voltage Control Reg-
ister.
See
32
POR, H
CMF_B
0x2F C840
S
1
CMFMCR
CMF_B EEPROM Configuration Register.
See
32
POR, H
0x2F C844
S
CMFTST
CMF_B EEPROM Test Register.
See
32
POR, H
0x2F C848
S
CMFCTL
CMF_B EEPROM High Voltage Control Reg-
ister.
See
32
POR, H
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..