MPC555 / MPC556
INDEX
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
Index-3
CSG
CSH
CTA
CTB
CTC
CTD
CTE
CTF
CTG
CTH
CTR
CWP
Cyclic redundancy check error (CRCERR)
–D–
D(0
31),
D0
DAC
DAE/source instruction service register
DAR
DAR,
,
Data
field for RX/TX frames (TOUCAN)
frame
Data address register
Data space only
data storage interrupt,
DCNR
DDRQA
DDRQS
Debug enable register
debug mode disable,
DEC
DECE
DECEE
Decrementer
register
Delay
after transfer (DT)
before SCK (DSCKL)
DER
Development Port
trap enable selection
Digital
control section
contents
input
/output port (PQA)
port (PQB)
to analog converter (DAC)
DIO
DIS
Disable TPU2 pins field (DTPU)
Disabled mode
Discrete input/output (DIO)
DIV2
DIV8 clock
Divide by two control field (DIV2)
DIW0EN
DIW1EN
DIW2EN
DIW3EN
DLW0EN
DLW1EN
Double
-buffered
DPI
DPTRAM
DSCK
DSCKL
DSCR
DSISR
DSSR
DT
DTL
DTPU
–E–
EA
EBRK
ECR
EE bit
Effective address
EID
EIE
eieio,
ELE bit
EMPTY
EMU
Emulation
control (EMU)
support
Encoded
one of three channel priority levels (CH)
time function for each channel (CHANNEL)
type of host service (CH)
Ending queue pointer (ENDQP)
End-of-
frame (EOF)
End-of-queue condition
ENDQP
Entry
table bank select field (ETBANK)
EOF
EOQ
EP bit
ERRINT
Error
conditions
counters
interrupt (ERRINT)
ESTAT
ETBANK
ETRIG
Event timing
Exception cause register
Exception prefix
Exceptions
classes
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..