Table
Number
Page
Number
MPC555 / MPC556
LIST OF TABLES
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
xlii
13-9 PORTQA, PORTQB Bit Descriptions ............................................................. 13-34
13-10 DDRQA Bit Descriptions............................................................................... 13-35
13-11 QACR0 Bit Descriptions ............................................................................... 13-36
13-12 QACR1 Bit Descriptions ............................................................................... 13-37
13-13 Queue 1 Operating Modes ............................................................................ 13-38
13-14 QACR2 Bit Descriptions ............................................................................... 13-39
13-15 Queue 2 Operating Modes ............................................................................ 13-40
13-16 QASR0 Bit Descriptions................................................................................ 13-41
13-17 Queue Status................................................................................................. 13-42
13-18 QASR0 Bit Descriptions................................................................................ 13-43
13-19 CCW Bit Descriptions ................................................................................... 13-47
13-20 Non-Multiplexed Channel Assignments and Pin Designations...................... 13-48
13-21 Multiplexed Channel Assignments and Pin Designations.............................. 13-48
14-1 QSMCM Register Map....................................................................................... 14-3
14-2 QSMCM Global Registers ................................................................................. 14-5
14-3 Interrupt Levels .................................................................................................. 14-6
14-4 QSMCMMCR Bit Descriptions........................................................................... 14-8
14-5 QDSCI_IL Bit Descriptions ................................................................................ 14-8
14-6 QSPI_IL Bit Descriptions ................................................................................... 14-9
14-7 QSMCM Pin Control Registers .......................................................................... 14-9
14-8 Effect of DDRQS on QSPI Pin Function .......................................................... 14-10
14-9 QSMCM Pin Functions .................................................................................... 14-11
14-10 PQSPAR Bit Descriptions.............................................................................. 14-12
14-11 DDRQS Bit Descriptions................................................................................ 14-13
14-12 QSPI Register Map........................................................................................ 14-16
14-13 SPCR0 Bit Descriptions................................................................................ 14-17
14-14 Bits Per Transfer............................................................................................ 14-17
14-15 SPCR1 Bit Descriptions................................................................................ 14-18
14-16 SPCR2 Bit Descriptions................................................................................ 14-19
14-17 SPCR3 Bit Descriptions................................................................................ 14-20
14-18 SPSR Bit Descriptions .................................................................................. 14-21
14-19 Command RAM Bit Descriptions .................................................................. 14-23
14-20 QSPI Pin Functions ....................................................................................... 14-24
14-21 Example SCK Frequencies with a 40-MHz IMB Clock .................................. 14-35
14-22 SCI Registers................................................................................................. 14-44
14-23 SCCxR0 Bit Descriptions.............................................................................. 14-45
14-24 SCCxR1 Bit Descriptions.............................................................................. 14-46
14-25 SCxSR Bit Descriptions ................................................................................ 14-48
14-26 SCxSR Bit Descriptions ................................................................................ 14-50
14-27 SCI Pin Functions .......................................................................................... 14-50
14-28 Serial Frame Formats .................................................................................... 14-51
14-29 Examples of SCIx Baud Rates ...................................................................... 14-52
14-30 QSCI1CR Bit Descriptions............................................................................ 14-60
14-31 QSCI1SR Bit Descriptions ............................................................................ 14-61
15-1 MIOS1 I/O Ports ................................................................................................ 15-8
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..