MPC555
/
MPC556
DEVELOPMENT SUPPORT
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
21-52
LCTRL2 is cleared following reset.
For each watchpoint, three control register fields (LWxIA, LWxLA, LWxLD) must be
programmed. For a watchpoint to be asserted, all three conditions must be detected.
21.7.9 Breakpoint Counter A Value and Control Register
COUNTA[16:31] are cleared following reset; COUNTA[0:15] are unaffected by reset.
28
DLW0EN
Development port trap enable
selection of the 1st L-bus watch-
point
(read only bit)
0 = trap disabled (reset value)
1 = trap enabled
29
DLW1EN
Development port trap enable
selection of the 2nd L-bus
watchpoint
(read only bit)
30
SLW0EN
Software trap enable selection
of the 1st L-bus watchpoint
31
SLW1EN
Software trap enable selection
of the 2nd L-bus watchpoint
COUNTA —
Breakpoint Counter A Value and Control Register
SPR 150
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
CNTV
RESET: UNAFFECTED
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
RESERVED
CNTC
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 21-25 Breakpoint Counter A Value and Control Register (COUNTA)
Bit(s)
Name
Description
0:15
CNTV
Counter preset value
16:29
—
Reserved
30:31
CNTC
Counter source select
00 = not active (reset value)
01 = I-bus first watchpoint
10 =L-bus first watchpoint
11 = Reserved
Table 21-24 LCTRL2 Bit Descriptions (Continued)
Bits
Mnemonic
Description
Function
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..