
Page
Number
MPC555 / MPC555
LIST OF FIGURES
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
xxxvi
Figure
Number
Synchronous Output Signals Timing ........................................................... G-24
Synchronous Active Pull-Up and Open Drain Outputs Signals Timing ....... G-25
Synchronous Input Signals Timing .............................................................. G-26
Input Data Timing in Normal Case .............................................................. G-27
External Bus Read Timing (GPCM Controlled — ACS = ‘00’) .................... G-28
External Bus Read Timing (GPCM Controlled — TRLX = ‘0’ ACS = ‘10’) .. G-29
External Bus Read Timing (GPCM Controlled — TRLX = ‘0’ ACS = ‘11’) .. G-30
Address Show Cycle Bus Timing ................................................................ G-32
Address and Data Show Cycle Bus Timing ................................................. G-33
External Bus Write Timing (GPCM Controlled — TRLX = ‘0’, CSNT = ‘0’) . G-34
External Bus Write Timing (GPCM Controlled — TRLX = ‘0’, CSNT = ‘1’) . G-35
External Bus Write Timing (GPCM Controlled — TRLX = ‘1’, CSNT = ‘1’) . G-36
External Master Read from Internal Registers Timing ................................ G-37
External Master Write to Internal Registers Timing ..................................... G-38
Interrupt Detection Timing for External Level Sensitive Lines ..................... G-39
Interrupt Detection Timing for External Edge Sensitive Lines ..................... G-40
Reset Timing — Configuration from Data Bus ............................................ G-44
Reset Timing — Data Bus Weak Drive During Configuration ..................... G-45
Reset Timing — Debug Port Configuration ................................................. G-46
JTAG — Test Access Port Timing Diagram ................................................ G-49
JTAG — TRST Timing Diagram .................................................................. G-50
Boundary Scan (JTAG) Timing Diagram ..................................................... G-51
QSPI Timing — Master, CPHA = 0 ............................................................. G-55
QSPI Timing — Master, CPHA = 1 ............................................................. G-55
QSPI Timing — Slave, CPHA = 0 ............................................................... G-56
QSPI Timing — Slave, CPHA = 1 ............................................................... G-56
MCPSM Enable to vs_pclk Pulse Timing Diagram ..................................... G-59
MPWMSM Minimum Output Pulse Example Timing Diagram .................... G-60
MMCSM Minimum Input Pin (Either Load or Clock)
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..