MPC555
/
MPC556
MODULAR INPUT/OUTPUT SUBSYSTEM (MIOS1)
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
15-36
15.14.3 MIOS Interrupt Request Submodule 1 (MIRSM1) Registers
shows the base addresses of the registers associated with the MIRSM1
submodule.
15.14.3.1 MIRSM1 Interrupt Status Register (MIOS1SR1)
This register contains flag bits that are set when the associated submodule generates
an interrupt. Each bit corresponds to a submodule.
Table 15-31 MIOS1RPR0 Bit Descriptions
Bit(s)
Name
Description
0
IRP15
MDASM15 IRQ pending bit
1
IRP14
MDASM14 IRQ pending bit
2
IRP13
MDASM13 IRQ pending bit
3
IRP12
MDASM12 IRQ pending bit
4
IRP11
MDASM11 IRQ pending bit
5:8
—
Reserved
9
IRP6
MMCSM6 IRQ pending bit
10:11
—
Reserved
12
IRP3
MPWMSM3 IRQ pending bit
13
IRP2
MPWMSM2 IRQ pending bit
14
IRP1
MPWMSM1 IRQ pending bit
15
IRP0
MPWMSM0 IRQ pending bit
Table 15-32 MIRSM1 Address Map
Address
Register
0x30 6C40
MIRSM1 Interrupt Status Register (MIOS1SR1)
See
0x30 6C42
Reserved
0x30 6C44
MIRSM1 Interrupt Enable Register (MIOS1ER1)
See
0x30 6C46
MIRSM1 Request Pending Register (MIOS1PR1)
See
MIOS1SR1
— MIRSM1 Interrupt Status Register
0x30 6C40
MSB
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
LSB
15
FLG31 FLG30 FLG29 FLG28 FLG27
RESERVED
FLG22
RESERVED
FLG19 FLG18 FLG17 FLG16
RESET:
U
U
U
U
U
0
0
0
0
U
0
0
U
U
U
U
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..