MPC555
/
MPC556
IEEE 1149.1-COMPLIANT INTERFACE (JTAG)
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
22-10
from the TDI input and going to the TDO output. This table uses the “long” pin names
of the MPC555 / MPC556. See
for a translation of the long names to the
short names found on the pinout information in
.
The first column in the table defines the bit’s ordinal position in the boundary scan reg-
ister. The shift register cell nearest TDI (i.e., first to be shifted in) is defined as bit 1;
the last bit to be shifted in is 345.
The second column references one of the three MPC555 / MPC556 cell types depicted
in
through
, which describe the cell structure for each type.
The third column lists the pin name for all pin-related cells or defines the name of bidi-
rectional control register bits. The fourth column lists the pin type. The last column in-
dicates the associated boundary scan register control bit for bi-directional output pins.
Bi-directional pins include two scan cells for data (IO.Cell) as depicted in
These bits are controlled by the cell shown in
. The value of the control bit
controls the output function of the bidirectional pin. One or more bidirectional data cells
can be serially connected to a control cell.
Table 22-3 Boundary Scan Bit Definition
Bit
Cell Type
Pin/Cell Name
Pin Type
Output CTL Cell
0
i.obs
b_cnrx0
i
—
1
o.pin
b_cntx0
o
—
2
IO.PIN
b_tpuch0
io
g251.ctl
3
IO.ctl
g251.ctl
—
—
4
IO.PIN
b_tpuch1
io
g252.ctl
5
IO.ctl
g252.ctl
—
—
6
IO.PIN
b_tpuch2
io
g253.ctl
7
IO.ctl
g253.ctl
—
—
8
IO.PIN
b_tpuch3
io
g254.ctl
9
IO.ctl
g254.ctl
—
—
10
IO.PIN
b_tpuch4
io
g255.ctl
11
IO.ctl
g255.ctl
—
—
12
IO.PIN
b_tpuch5
io
g256.ctl
13
IO.ctl
g256.ctl
—
—
14
IO.PIN
b_tpuch6
io
g257.ctl
15
IO.ctl
g257.ctl
—
—
16
IO.PIN
b_tpuch7
io
g258.ctl
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..