MPC555 / MPC556
MPC555 / MPC556 INTERNAL MEMORY MAP
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
A-21
0x30 6104 —
0x30 6106
S/U
—
Reserved
—
—
MBISM (MIOS Bus Interface Submodule)
0x30 6800
S
1
MIOS1TPCR
MIOS1 Test and Pin Control Register.
See
16
S
0x30 6802
S
—
Reserved
—
—
0x30 6804
S,
read only
MIOS1VNR
MIOS1 Module Version Number Register.
See
16
X
0x30 6806
S
MIOS1MCR
MIOS1 Module Control Register.
See
16
S
0x30 6808 –
0x30 680E
S
—
Reserved
—
—
MCPSM (MIOS Counter Prescaler Submodule)
0x30 6810 –
0x30 6814
S
—
Reserved
—
S
0x30 6816
S
MCPSMSCR
MCPSM Status/Control Register.
See
for bit descriptions.
16
S
MIRSM0 (MIOS Interrupt Request Submodule 0)
0x30 6C00
S
MIOS1SR0
MIRSM0 Interrupt Status Register.
See
for bit descriptions.
16
X
0x30 6C02
S
—
Reserved
—
—
0x30 6C04
S
MIOS1ER0
MIRSM0 Interrupt Enable Register.
See
for bit descriptions.
16
S
0x30 6C06
S,
read only
MIOS1RPR0
MIRSM0 Request Pending Register.
See
for bit descriptions.
16
S
MIRSM (MIOS Interrupt Request Submodule)
0x30 6C30
S
MIOS1LVL0
MIOS1 Interrupt Level Register 0.
See
16
S
MIRSM1 (MIOS Interrupt Request Submodule 1)
0x30 6C40
S
MIOS1SR1
MIRSM1 Interrupt Status Register.
See
for bit descriptions.
16
X
0x30 6C42
S
—
Reserved
—
—
0x30 6C44
S
MIOS1ER1
MIRSM1 Interrupt Enable Register.
See
for bit descriptions.
16
S
0x30 6C46
S,
read only
MIOS1RPR1
MIRSM1 Request Pending Register.
See
for bit descriptions.
16
S
MIRSM (MIOS Interrupt Request Submodule)
0x30 6C70
S
MIOS1LVL1
MIOS1 Interrupt Level Register 1.
See
16
S
NOTES:
1. Bit 0 (TEST) is reserved for factory testing.
Table A-10 MIOS1 (Modular Input/Output Subsystem) (Continued)
Address
Access
Symbol
Register
Size
Reset
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..