MPC555
/
MPC556
MODULAR INPUT/OUTPUT SUBSYSTEM (MIOS1)
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
15-11
15.8.2.2 MIOS1 Interrupt Level Register 1 (MIOS1LVL1)
This register contains the interrupt level that applies to the submodules number 31 to
16.
15.8.3 Interrupt Control Section (ICS)
The interrupt control section delivers the interrupt level to the CPU. The interrupt con-
trol section adapts the characteristics of the MIOB request bus to the characteristics
of the interrupt structure of the IMB3.
When at least one of the flags is set on an enabled level, the ICS receives a signal
from the corresponding IRQ pending register. This signal is the result of a logical “OR”
between all the bits of the IRQ pending register.
The signal received from the IRQ pending register is associated with the interrupt level
register within the ICS. This level is coded on five bits in this register: three bits repre-
sent one of eight levels and the two other represent the four time multiplex slots. Ac-
MIOS1LVL0
— MIOS1 Interrupt Level Register 0
0x30 6C30
MSB
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
LSB
15
RESERVED
LVL
TM
RESERVED
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 15-7 MIOS1LVL0 Bit Descriptions
Bit(s)
Name
Description
0:4
—
Reserved
5:7
LVL
Interrupt request level. This field represents one of eight possible levels.
8:9
TM
Time multiplexing. This field determines the multiplexed time slot
10:15
—
Reserved
MIOS1LVL1
— MIOS1 Interrupt Level 1 Register
0x30 6C70
MSB
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
LSB
15
RESERVED
LVL
TM
RESERVED
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 15-8 MIOS1LVL1 Bit Descriptions
Bit(s)
Name
Description
0:4
—
Reserved
5:7
LVL
Interrupt request level. This field represents one of eight possible levels.
8:9
TM
Time multiplexing. This field determines the multiplexed time slot.
10:15
—
Reserved
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..