Page
Number
MPC555 / MPC555
LIST OF FIGURES
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
xxxi
Figure
Number
Basic Flow Diagram of a Single Beat Read Cycle .......................................... 9-9
Single Beat Read Cycle–Basic Timing–Zero Wait States ............................ 9-10
Single Beat Read Cycle–Basic Timing–One Wait State ............................... 9-11
Basic Flow Diagram of a Single Beat Write Cycle ........................................ 9-12
Single Beat Basic Write Cycle Timing, Zero Wait States ............................. 9-13
Single Beat Basic Write Cycle Timing, One Wait State ................................ 9-14
Write Cycle Timing, 16 Bit-Port Size ......................................................... 9-15
Basic Flow Diagram Of A Burst Read Cycle ................................................ 9-18
Burst-Read Cycle–32-Bit Port Size–Zero Wait State ................................... 9-19
Burst-Read Cycle–32-Bit Port Size–One Wait State .................................... 9-20
Burst-Read Cycle–32-Bit Port Size–Wait States Between Beats ................. 9-21
Basic Flow Diagram of a Burst Write Cycle .................................................. 9-23
Burst-Write Cycle, 32-Bit Port Size, Zero Wait States .................................. 9-24
Burst-Inhibit Cycle, 32-Bit Port Size (Emulated Burst) ................................. 9-25
Non-Wrap Burst with One Data Beat ............................................................ 9-27
Interface To Different Port Size Devices ...................................................... 9-29
Termination Signals Protocol Basic Connection ........................................... 9-39
Termination Signals Protocol Timing Diagram ............................................. 9-40
Reservation On Multilevel Bus Hierarchy ..................................................... 9-42
Retry Transfer Timing–External Arbiter ........................................................ 9-45
Basic Flow of an External Master Read Access ........................................... 9-48
Basic Flow of an External Master Write Access ........................................... 9-49
Peripheral Mode: External Master Reads
from MPC555 / MPC556 — Two Wait States ........................................... 9-50
Peripheral Mode: External Master Writes to MPC555 / MPC556;
Flow of Retry of External Master Read Access ............................................ 9-53
Retry of External Master Access (Internal Arbiter) ....................................... 9-54
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..