MPC555
/
MPC556
CAN 2.0B CONTROLLER MODULE
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
16-21
Table 16-10 TouCAN Register Map
Access
Offset
MSB
0
LSB
15
S
0x30 7080,
0x30 7480
TouCAN Module Configuration Register (TCNMCR_x)
See
S
0x30 7082,
0x30 7482
TouCAN Test Register (CANTCR_x)
S
0x30 7084,
0x30 7484
TouCAN Interrupt Register (CANICR_x)
S/U
0x30 7086,
0x30 7486
Control Register 0
(CANCTRL0_x)
See
Control Register 1 (CANCTRL1_x)
S/U
0x30 7088,
0x30 7488
Control and Prescaler
Divider Register (PRESDIV_x)
See
Control Register 2 (CTRL2_x)
S/U
0x30 708A,
0x30 748A
Free-Running Timer Register (TIMER_x)
See
—
0x30 708C,
0x30 748C
—
0x30 708E,
0x30 748E
Reserved
S/U
0x30 7090,
0x30 7490
Receive Global Mask – High (RXGMSKHI_x)
See
S/U
0x30 7092,
0x30 7492
Receive Global Mask – Low (RXGMSKLO_x)
See
S/U
0x30 7094,
0x30 7494
Receive Buffer 14 Mask – High (RX14MSKHI_x)
See
16.7.10 Receive Buffer 14 Mask Registers
for bit descriptions.
S/U
0x30 7096,
0x30 7496
Receive Buffer 14 Mask – Low (RX14MSKLO_x)
See
16.7.10 Receive Buffer 14 Mask Registers
for bit descriptions.
S/U
0x30 7098,
0x30 7498
Receive Buffer 15 FMask – High (RX15MSKHI_x)
See
16.7.11 Receive Buffer 15 Mask Registers
for bit descriptions.
S/U
0x30 709A,
0x30 749A
Receive Buffer 15 Mask – Low (RX15MSKLO_x)
See
16.7.11 Receive Buffer 15 Mask Registers
for bit descriptions.
—
0x30 709C,
0x30 749C
—
0x30 709E,
0x30 749E
Reserved
S/U
0x30 70A0,
0x30 74A0
Error and Status Register (ESTAT_x)
See
S/U
0x30 70A2,
0x30 74A2
Interrupt Masks (IMASK_x)
See
S/U
0x30 70A4,
0x30 74A4
Interrupt Flags (IFLAG_x)
See
S/U
0x30 70A6,
0x30 74A6
Receive Error Counter
(RXECTR_x)
for bit
descriptions.
Transmit Error Counter (TXECTR_x)
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..