
MPC555
/
MPC556
SYSTEM CONFIGURATION AND PROTECTION
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
6-7
tionality. The functionality of these pins is assigned by the single-chip (SC) bit in the
SIUMCR. (See
6.13.1.1 SIU Module Configuration Register
SGPIO pins are grouped as follows:
• Six groups of eight pins each, whose direction is set uniformly for the whole group
• 16 single pins whose direction is set separately for each pin
describes the SGPIO signals, and all available configurations. The SGPIO
registers are described in
6.13.5 General-Purpose I/O Registers
illustrates the functionality of the SGPIO.
Table 6-2 SGPIO Configuration
SGPIO
Group Name
Individual
Pin Control
Direction
Control
Available
When SC = 00
(32-bit Port
Size Mode)
Available
When SC = 01
(16-bit Port
Size Mode)
Available
When SC = 10
(Single-Chip
Mode with
Trace)
Available
When SC = 11
(Single-Chip
Mode)
SGPIOD[0:7]
GDDR0
X
X
SGPIOD[8:15]
GDDR1
X
X
SGPIOD[16:23]
GDDR2
X
X
X
SGPIOD[24:31]
X
SDDRD[23:31]
X
X
X
SGPIOC[0:7]
1
NOTES:
1. SGPIOC[0:7] is selected according to GPC and MLRC fields in SIUMCR. See
.
X
SDDRC[0:7]
SGPIOA[8:15]
GDDR3
X
SGPIOA[16:23]
GDDR4
X
SGPIOA[24:31]
GDDR5
X
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..