MPC555
/
MPC556
CAN 2.0B CONTROLLER MODULE
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
16-27
16.7.4 Control Register 0
Table 16-12 CANICR Bit Descriptions
Bit(s)
Name
Description
0:4
—
Reserved
5:7
IRL
Interrupt request level. When the TouCAN generates an interrupt request, this field deter-
mines which of the interrupt request signals is asserted.
8:9
ILBS
Interrupt level byte select. This field selects one of four time-multiplexed slots during which
the interrupt request is asserted. The ILBS and IRL fields together select one of 32 effective
interrupt levels.
00 = Levels 0 to7
01 = Levels 8 to 15
10 = Levels 16 to 23
11 = Levels 24 to 31
10:15
—
Reserved
CANCTRL0 —
Control Register 0
0x30 7086
0x30 7486
MSB
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
LSB
15
BOFF
MSK
ERR
MSK
RESERVED
RXMOD
TXMODE
CANCTRL1
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 16-13 CANCTRL0 Bit Descriptions
Bit(s)
Name
Description
0
BOFFMSK
Bus off interrupt mask. The BOFF MASK bit provides a mask for the bus off interrupt.
0 = Bus off interrupt disabled
1 = Bus off interrupt enabled
1
ERRMSK
Error interrupt mask. The ERRMSK bit provides a mask for the error interrupt.
0 = Error interrupt disabled
1 = Error interrupt enabled
2:3
—
4:5
RXMODE
Receive pin configuration control. These bits control the configuration of the CANRX0 and
CANRX1 pins. Refer to the
6:7
TXMODE
Transmit pin configuration control. This bit field controls the configuration of the CANTX0 and
CANTX1 pins. Refer to
8:15
CANCTRL1
.
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..