MPC555 / MPC556
REGISTER DIAGRAM INDEX
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
C-4
SIPEND (SIU interrupt pending register) 6-24
SIUMCR (SIU module configuration register) 6-18
SIVEC (SIU interrupt vector) 6-25
SPCR0 (QSPI control register 0) 14-16
SPCR1 (QSPI control register 1) 14-18
SPCR2 (QSPI control register 2) 14-19
SPCR3 (QSPI control register) 14-19
SPRG0-SPRG3 (general special-purpose registers 0-3) 3-25
SPSR (QSPI status register) 14-20
SRAMMCR (SRAM module configuration register) 20-3
SRR0 (machine status save/restore register 0) 3-24
SRR1 (machine status save/restore register 1) 3-25
SWSR (software service register) 6-27
SYPCR (system protection control register) 6-26
–T–
TB (time base) 3-19, 3-23, 6-29
TBREF0 (time base reference register 0) 6-29
TBREF1 (time base reference register 1) 6-29
TBSCR (time base control and status register) 6-30
TESR (transfer error status register) 6-27
TICR (TPU3 interrupt configuration register) 17-14
TIMER (free running timer register) 16-29
TPUMCR (TPU3 module configuration register) 17-10
TPUMCR2 (TPU3 module configuration register 2) 17-20
TPUMCR3 (TPU3 module configuration register 3) 17-21
–U–
UIPEND (UIMB pending interrupt reqiuest register) 12-8
UMCR (UIMB module configuration register) 12-7
–V–
VSRMSR (VDDSRM control register) 8-36
–X–
XER (integer exception register) 3-17
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..