MPC555
/
MPC556
TIME PROCESSOR UNIT 3
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
17-21
17.4.16 TPU Module Configuration Register 3
Table 17-18 Entry Table Bank Location
ETBANK
Bank
00
0
01
1
10
2
11
3
Table 17-19 IMB Clock Frequency/Minimum Guaranteed Detected Pulse
Filter Control
FPSCK
Divide By
20 MHz
33 MHz
40 MHz
000
4
200 ns
121 ns
100 ns
001
8
400 ns
242 ns
200 ns
010
16
800 ns
485 ns
400 ns
011
32
1.6
µ
s
970 ns
800 ns
100
64
3.2
µ
s
1.94
µ
s
1.60
µ
s
101
128
6.4
µ
s
3.88
µ
s
3.20
µ
s
110
256
12.8
µ
s
7.76
µ
s
6.40
µ
s
111
512
25.6
µ
s
15.51
µ
s
12.80
µ
s
TPUMCR3 —
TPU Module Configuration Register 3
0x30 402A
0x30 442A
MSB
LSB
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RESERVED
PWOD
TCR2
PCK2
EP-
SCKE
Re-
served
EPSCK
RESET:
0
0
0
0
0
0
0
Table 17-20 TPUMCR3 Bit Descriptions
Bit(s)
Name
Description
0:6
—
Reserved
7
PWOD
Prescaler write-once disable bit. The PWOD bit does not lock the EPSCK field and the EPSCKE
bit.
0 = Prescaler fields in MCR are write-once
1 = Prescaler fields in MCR can be written anytime
8
TCR2PSC
K2
TCR2 prescaler 2
0 = Prescaler clock source is divided by one.
1 = Prescaler clock is divided. See divider definitions in
9
EPSCKE
Enhanced pre-scaler enable
0 = Disable enhanced prescaler (use standard prescaler)
1 = Enable enhanced prescaler. IMB clock will be divided by the value in EPSCK field.
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..