
MPC555 / MPC556
REGISTER GENERAL INDEX
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
B-3
–L–
L2U
global region attribute register (L2U_GRA) 11-15
module configuration register (L2U_MCR) 11-13
region attribute registers (L2U_RAx) 11-15
region base address registers (L2U_RBAx) 11-14
L2U_GRA (L2U global region attribute register) 11-16
L2U_MCR (L2U module configuration register) 11-13
L2U_RAx (L2U region X attribute register) 11-15
L2U_RBAx (L2U region x base address register) 11-14
L-Bus support control register 1 (LCTRL1) 21-49
L-Bus support control register 2 (LCTRL2) 21-50
LCTRL1 (l-bus support control register 1) 21-49
LCTRL2 (l-bus support control register 2) 21-50
LJSRR (left justified, signed result register) 13-49
LJURR (left justified, unsigned result register) 13-50
LR (link register) 3-18
–M–
MBISM
interrupt registers 15-10
MCPSM
status/control register (MCPSMCSCR) 15-13
MCPSMSCR (MCPSM status/control register) 15-13
MDASM
data A register (MDASMAR) 15-21
data B register (MDASMBR) 15-21
status/control register - duplicated (MDASMSCRD) 15-22
status/control register (MDASMSCR) 15-23
MDASMAR (MDASM data A register) 15-21
MDASMBR (MDASM data B register) 15-22
MDASMSCR (MDASM status/control register) 15-23
MDASMSCRD (MDASM status/control register - duplicated) 15-22
Memory controller base registers (BR0 - BR3) 10-28
Memory controller option registers (OR0 - OR3) 10-30
Memory controller status registers (MSTAT) 10-28
MI_GRA (global region attribute register) 4-23
MIOS
16-bit parallel port I/O submodule (MPIOSM) Registers 15-30
bus interface (MBISM) Registers 15-8
counter prescaler submodule (MCPSM) Registers 15-12
double action submodule (MDASM) Registers 15-19
interrupt request submodule 0 (MIRSM0) Registers 15-33
interrupt request submodule 1 (MIRSM1) Registers 15-36
modulus counter submodule (MMCSM) Registers 15-15
pulse width modulation submodule (MPWMSM) Registers 15-26
MIOS1
interrupt level register 0 (MIOSLVL0) (MIOS1LVL0) 15-10
interrupt level register 1 (MIOSLVL1) (MIOS1LVL1) 15-11
module and version number register (MIOS1VNR) 15-9
module configuration register (MIOS1MCR) 15-9
test and pin control register 15-8
vector register 15-9
MIOS1ER0 (MIRSM0 interrupt enable register) 15-35
MIOS1ER1 (interrupt enable register) 15-37
MIOS1LVL0 (MIOS1 interrupt level register 0) 15-11
MIOS1LVL1 (MIOS1 interrupt level 1 register) 15-11
MIOS1MCR (MIOS1 module configuration register) 15-9
MIOS1RPR0 (MIRSM0 request pending register) 15-35
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..