
MPC555 / MPC556
REGISTER GENERAL INDEX
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
B-5
PQSPAR (PORTQS pin assignment register) 14-11
PRESDIV (prescaler divide register) 16-27
PVR (processor version register) 3-25
–Q–
QACR0 (QADC64 control register 0) 13-35
QACR1 (QADC64 control register 1) 13-36
QACR2 (QADC64 control register 2) 13-39
QADC64
control register 0 (QACR0) 13-35
control register 1 (QADC64CR1) 13-36
control register 2 (QADC64CR2) 13-38
interrupt register (QADC64INT) 13-33
module configuration register (QADC64MCR) 13-33
port A/B data register (PORTQA/B) 13-34
port data direction register (DDRQA) 13-35
status register 0 (QADC64SR0) 13-40
status register 1 (QADC64SR1) 13-42
successive approximation register (SAR) 13-14
test register (QADC64TEST) 13-33
QADC64INT (QADC64 interrupt register) 13-33
QADC64MCR (QADC64 module configuration register) 13-33
QASR0 (QADC64 status register 0) 13-41, 13-42
QDSCI_IL (QSM2 dual SCI interrupt level register) 14-8
QSCI1CR (QSCI1 control register) 14-59
QSCI1SR (QSCI1 status register) 14-61
QSMCM
configuration register (QMCR) 14-7
interrupt level registers (QDSCI_IL, QSPI_IL) 14-8
port QS data register (PORTQS) 14-10
PORTQS data direction register (DDRQS) 14-12
PORTQS pin assignment register (PQSPAR) 14-11
QSCI1 control register (QSCI1CR) 14-59
QSCI1 status register (QSCI1SR) 14-61
QSPI command RAM (CRx) 14-22
QSPI control register 0 (SPCR0) 14-16
QSPI control register 1 (SPCR1) 14-18
QSPI control register 2 (SPCR2) 14-18
QSPI control register 3 (SPCR3) 14-19
QSPI registers 14-15
QSPI status register (SPSR) 14-20
queued SCI1 status and control registers 14-59
SCI control register 0 (SCCxR0) 14-45
SCI control register 1 (SCCxR1) 14-45
SCI data register (SCxDR) 14-49
SCI registers 14-44
SCI status register (SCxSR) 14-47
test register (QTEST) 14-8
QSMCMMCR (QSMCM module configuration register) 14-7
QSPI_IL (QSPI interrupt level register) 14-9
–R–
RAMBAR (ram array base address register) 18-5
RCPU
additional implementation-specific registers 3-27
condition register (CR) 3-15
condition register CR0 field definition 3-16
condition register CR1 field definition 3-16
condition register crn field - compare instruction 3-17
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..