MPC555
/
MPC556
QUEUED SERIAL MULTI-CHANNEL MODULE
MOTOROLA
USER’S MANUAL
Rev. 15 October 2000
14-12
14.6.3 PORTQS Data Direction Register (DDRQS)
DDRQS assigns QSPI pin as an input or an output regardless of whether the QSPI
submodule is enabled or disabled. All QSPI pins are configured during reset as gen-
eral-purpose inputs.
This register does not affect SCI operation. The TXD1 and TXD2 remain output pins
dedicated to the SCI submodules, and the RXD1, RXD2 and ECK pins remain input
pins dedicated to the SCI submodules.
*See bit descriptions in
Table 14-10 PQSPAR Bit Descriptions
Bit(s)
Name
Description
0
—
Reserved
1
QPAPCS3
0 = Pin is assigned QGPIO3
1 = Pin is assigned PCS3 function
2
QPAPCS2
0 = Pin is assigned QGPIO2
1 = Pin is assigned PCS2 function
3
QPAPCS1
0 = Pin is assigned QGPIO1
1 = Pin is assigned PCS1 function
4
QPAPCS0
0 = Pin is assigned QGPIO0
1 = Pin is assigned PCS[0] function
5
—
Reserved
6
QPAMOSI
0 = Pin is assigned QGPIO5
1 = Pin is assigned MOSI function
7
QPAMISO
0 = Pin is assigned QGPIO4
1 = Pin is assigned MISO function
8:15
DDRQS
PORSTQS data direction register. See
14.6.3 PORTQS Data Direction Register
DDRQS
— PORTQS Data Direction Register
0x30 5016
MSB
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
LSB
15
PQSPAR*
0
QDD-
PCS3
QDD-
PCS2
QDD-
PCS1
QDD-
PCS0
QDD-
SCK
QDD-
MOSI
QDD-
MISO
RE-
SET:
0
0
0
0
0
0
0
0
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..