DRAFT
DRAFT DRAFT DR
DRAFT DRAFT DRAFT
D
RAF
DRAFT DRAFT DRA
FT D
AFT D
DRA
FT DRAFT DRAFT
DRA
UM10601
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Preliminary user manual
Rev. 1.0 — 7 November 2012
301 of 313
NXP Semiconductors
UM10601
Chapter 27: Supplementary information
Table 51. PIO0_12 register (PIO0_12, address 0x4004
4008) bit description . . . . . . . . . . . . . . . . . . . .60
Table 52. PIO0_5 register (PIO0_5, address 0x4004 400C)
bit description . . . . . . . . . . . . . . . . . . . . . . . . .61
Table 53. PIO0_4 register (PIO0_4, address 0x4004 4010)
bit description . . . . . . . . . . . . . . . . . . . . . . . . .62
Table 54. PIO0_3 register (PIO0_3, address 0x4004 4014)
bit description . . . . . . . . . . . . . . . . . . . . . . . . .63
Table 55. PIO0_2 register (PIO0_2, address 0x4004 4018)
bit description . . . . . . . . . . . . . . . . . . . . . . . . .64
Table 56. PIO0_11 register (PIO0_11, address 0x4004
401C) bit description. . . . . . . . . . . . . . . . . . . . .65
Table 57. PIO0_10 register (PIO0_10, address 0x4004
4020) bit description . . . . . . . . . . . . . . . . . . . .66
Table 58. PIO0_16 register (PIO0_16, address 0x4004
4024) bit description . . . . . . . . . . . . . . . . . . . .67
Table 59. PIO0_15 register (PIO0_15, address 0x4004
4028) bit description . . . . . . . . . . . . . . . . . . . .68
Table 60. PIO0_1 register (PIO0_1, address 0x4004 402C)
bit description . . . . . . . . . . . . . . . . . . . . . . . . .69
Table 61. PIO0_9 register (PIO0_9, address 0x4004 4034)
bit description . . . . . . . . . . . . . . . . . . . . . . . . .70
Table 62. PIO0_8 register (PIO0_8, address 0x4004 4038)
bit description . . . . . . . . . . . . . . . . . . . . . . . . .71
Table 63. PIO0_7 register (PIO0_7, address 0x4004 403C)
bit description . . . . . . . . . . . . . . . . . . . . . . . . .72
Table 64. PIO0_6 register (PIO0_6, address 0x4004 4040)
bit description . . . . . . . . . . . . . . . . . . . . . . . . .73
Table 65. PIO0_0 register (PIO0_0, address 0x4004 4044)
bit description . . . . . . . . . . . . . . . . . . . . . . . . .74
Table 66. PIO0_14 register (PIO0_14, address 0x4004
4048) bit description . . . . . . . . . . . . . . . . . . . .75
Table 67. GPIO pins available . . . . . . . . . . . . . . . . . . . . .76
Table 68. Register overview: GPIO port (base address
0xA000 0000) . . . . . . . . . . . . . . . . . . . . . . . . . .77
Table 69. GPIO port 0 byte pin registers (B[0:17], addresses
Table 70. GPIO port 0 word pin registers (W[0:17],
Table 71. GPIO direction port 0 register (DIR0, address
0xA000 2000) bit description . . . . . . . . . . . . . .78
Table 72. GPIO mask port 0 register (MASK0, address
0xA000 2080) bit description . . . . . . . . . . . . . .78
Table 73. GPIO port 0 pin register (PIN0, address 0xA000
2100) bit description . . . . . . . . . . . . . . . . . . . . .79
Table 74. GPIO masked port 0 pin register (MPIN0, address
0xA000 2180) bit description . . . . . . . . . . . . . .79
Table 75. GPIO set port 0 register (SET0, address 0xA000
2200) bit description . . . . . . . . . . . . . . . . . . . . .79
Table 76. GPIO clear port 0 register (CLR0, address 0xA000
2280) bit description . . . . . . . . . . . . . . . . . . . . .80
Table 77. GPIO toggle port 0 register (NOT0, address
0xA000 2300) bit description . . . . . . . . . . . . . .80
Table 78. SCT pin description . . . . . . . . . . . . . . . . . . . . .83
Table 79. Register overview: Pin interrupts/pattern match
engine (base address: 0xA000 4000). . . . . . . .86
Table 80. Pin interrupt mode register (ISEL, address
0xA000 4000) bit description . . . . . . . . . . . . . 86
Table 81. Pin interrupt level or rising edge interrupt enable
Table 82. Pin interrupt level or rising edge interrupt set
Table 83. Pin interrupt level or rising edge interrupt clear
Table 84. Pin interrupt active level or falling edge interrupt
Table 85. Pin interrupt active level or falling edge interrupt
Table 86. Pin interrupt active level or falling edge interrupt
Table 87. Pin interrupt rising edge register (RISE, address
0xA000 401C) bit description . . . . . . . . . . . . . 89
Table 88. Pin interrupt falling edge register (FALL, address
0xA000 4020) bit description . . . . . . . . . . . . . 90
Table 89. Pin interrupt status register (IST, address 0xA000
4024) bit description . . . . . . . . . . . . . . . . . . . . 90
Table 90. Pattern match interrupt control register (PMCTRL,
address 0x4004 C028)
bit description. . . . . . . . . . . . . . . . . . . . . . . . . . 91
Table 91. Pattern match bit-slice source register (PMSRC,
address 0x4004 C02C)
bit description. . . . . . . . . . . . . . . . . . . . . . . . . . 91
Table 92. Pattern match bit slice configuration register
(PMCFG, address 0x4004 C030) bit description
94
Table 93. Pin interrupt registers for edge- and
level-sensitive pins . . . . . . . . . . . . . . . . . . . . . 98
Table 94. Movable functions (assign to pins PIO0_0 to
PIO_17 through switch matrix). . . . . . . . . . . . 102
Table 95. Register overview: Switch matrix (base address
0x4000 C000) . . . . . . . . . . . . . . . . . . . . . . . 104
Table 96. Pin assign register 0 (PINASSIGN0, address
0x4000 C000) bit description . . . . . . . . . . . . . 105
Table 97. Pin assign register 1 (PINASSIGN1, address
0x4000 C004) bit description . . . . . . . . . . . . . 105
Table 98. Pin assign register 2 (PINASSIGN2, address
0x4000 C008) bit description . . . . . . . . . . . . . 106
Table 99. Pin assign register 3 (PINASSIGN3, address
0x4000 C00C) bit description. . . . . . . . . . . . . 106
Table 100. Pin assign register 4 (PINASSIGN4, address
0x4000 C010) bit description . . . . . . . . . . . . . 106
Table 101. Pin assign register 5 (PINASSIGN5, address
0x4000 C014) bit description . . . . . . . . . . . . . 107
Table 102. Pin assign register 6 (PINASSIGN6, address
0x4000 C018) bit description . . . . . . . . . . . . . 107
Table 103. Pin assign register 7 (PINASSIGN7, address