DRAFT
DRAFT DRAFT DR
DRAFT DRAFT DRAFT
D
RAF
DRAFT DRAFT DRA
FT D
RAFT DR
AFT D
DRA
FT DRAFT DRAFT
D
RAFT
DRAFT
D
RAFT
DRA
UM10601
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Preliminary user manual
Rev. 1.0 — 7 November 2012
87 of 313
NXP Semiconductors
UM10601
Chapter 8: LPC800 Pin interrupts/pattern match engine
•
If the pin interrupt mode is level sensitive (PMODE = 1), the level interrupt is enabled.
The IENF register configures the active level (HIGH or LOW) for this interrupt.
8.6.3 Pin interrupt level or rising edge interrupt set register
For each of the 8 pin interrupts selected in the PINTSELn registers (see
one bit in the SIENR register sets the corresponding bit in the IENR register depending on
the pin interrupt mode configured in the ISEL register:
•
If the pin interrupt mode is edge sensitive (PMODE = 0), the rising edge interrupt is
set.
•
If the pin interrupt mode is level sensitive (PMODE = 1), the level interrupt is set.
8.6.4 Pin interrupt level or rising edge interrupt clear register
For each of the 8 pin interrupts selected in the PINTSELn registers (see
one bit in the CIENR register clears the corresponding bit in the IENR register depending
on the pin interrupt mode configured in the ISEL register:
•
If the pin interrupt mode is edge sensitive (PMODE = 0), the rising edge interrupt is
cleared.
•
If the pin interrupt mode is level sensitive (PMODE = 1), the level interrupt is cleared.
Table 81.
Pin interrupt level or rising edge interrupt enable register (IENR, address 0xA000
4004) bit description
Bit
Symbol
Description
Reset
value
Access
7:0
ENRL
Enables the rising edge or level interrupt for each pin
interrupt. Bit n configures the pin interrupt selected in
PINTSELn.
0 = Disable rising edge or level interrupt.
1 = Enable rising edge or level interrupt.
0
R/W
31:8
-
Reserved.
-
-
Table 82.
Pin interrupt level or rising edge interrupt set register (SIENR, address 0xA000
4008) bit description
Bit
Symbol
Description
Reset
value
Access
7:0
SETENRL
Ones written to this address set bits in the IENR, thus
enabling interrupts. Bit n sets bit n in the IENR register.
0 = No operation.
1 = Enable rising edge or level interrupt.
NA
WO
31:8
-
Reserved.
-
-