DRAFT
DRAFT DRAFT DR
DRAFT DRAFT DRAFT
D
RAF
DRAFT DRAFT DRA
FT D
RAFT DR
AFT D
DRA
FT DRAFT DRAFT
D
RAFT
DRAFT
D
RAFT
DRA
UM10601
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Preliminary user manual
Rev. 1.0 — 7 November 2012
197 of 313
NXP Semiconductors
UM10601
Chapter 16: LPC800 I2C-bus interface
16.6.8 Master Control register
The MSTCTL register contains bits that control various functions of the I
2
C Master
interface.
Table 178. I
2
C Interrupt Status register (INTSTAT, address 0x4005 0018) bit description
Bit
Symbol
Description
Reset
value
0
MSTPENDING
Master Pending.
1
3:1
-
Reserved.
4
MSTARBLOSS
Master Arbitration Loss flag.
0
5
-
Reserved. Read value is undefined, only zero should be
written.
NA
6
MSTSTSTPERR
Master Start/Stop Error flag.
0
7
-
Reserved. Read value is undefined, only zero should be
written.
NA
8
SLVPENDING
Slave Pending.
0
10:9
-
Reserved. Read value is undefined, only zero should be
written.
NA
11
SLVNOTSTR
Slave Not Stretching status.
1
14:12 -
Reserved. Read value is undefined, only zero should be
written.
NA
15
SLVDESEL
Slave Deselected flag.
0
16
MONRDY
Monitor Ready.
0
17
MONOV
Monitor Overflow flag.
0
18
-
Reserved. Read value is undefined, only zero should be
written.
NA
19
MONIDLE
Monitor Idle flag.
0
23:20 -
Reserved. Read value is undefined, only zero should be
written.
NA
24
EVENTTIMEOUT
Event time-out Interrupt flag.
0
25
SCLTIMEOUT
SCL time-out Interrupt flag.
0
31:26 -
Reserved. Read value is undefined, only zero should be
written.
NA
Table 179. Master Control register (MSTCTL, address 0x4005 0020) bit description
Bit Symbol
Value Description
Reset
value
0
MSTCONTINUE
Master Continue. This bit is write-only.
0
0
No effect.
1
Continue. Informs the Master function to continue to the
next operation. This must done after writing transmit data,
reading received data, or any other housekeeping related
to the next bus operation.
1
MSTSTART
Master Start control. This bit is write-only.
0
0
No effect.
1
Start. A Start will be generated on the I
2
C bus at the next
allowed time.