DRAFT
DRAFT DRAFT DR
DRAFT DRAFT DRAFT
D
RAF
DRAFT DRAFT DRA
FT D
RAFT DR
AFT D
DRA
FT DRAFT DRAFT
D
RAFT
DRAFT
D
RAFT
DRA
UM10601
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Preliminary user manual
Rev. 1.0 — 7 November 2012
113 of 313
NXP Semiconductors
UM10601
Chapter 10: LPC800 State Configurable Timer (SCT)
The most basic user-programmable option is whether a SCT operates as two 16-bit
counters or a unified 32-bit counter. In the two-counter case, in addition to the counter
value the following operational elements are independent for each half:
•
State variable
•
Limit, halt, stop, and start conditions
•
Values of Match/Capture registers, plus reload or capture control values
In the two-counter case, the following operational elements are global to the SCT:
•
Clock selection
•
Inputs
•
Events
•
Outputs
•
Interrupts
Events, outputs, and interrupts can use match conditions from either counter.
Remark:
In this chapter, the term bus error indicates an SCT response that makes the
processor take an exception.
Fig 8.
SCT block diagram
SUHVFDOHUV
6&7FORFN
V\VWHPFORFN