DRAFT
DRAFT DRAFT DR
DRAFT DRAFT DRAFT
D
RAF
DRAFT DRAFT DRA
FT D
AFT D
DRA
FT DRAFT DRAFT
DRA
UM10601
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Preliminary user manual
Rev. 1.0 — 7 November 2012
302 of 313
NXP Semiconductors
UM10601
Chapter 27: Supplementary information
0x4000 C020) bit description . . . . . . . . . . . . .108
Table 105. Pin enable register 0 (PINENABLE0, address
0x4000 C1C0) bit description . . . . . . . . . . . . .108
Table 106. SCT pin description . . . . . . . . . . . . . . . . . . . . 112
Table 107. Register overview: State Configurable Timer
(base address 0x5000 4000) . . . . . . . . . . . . 115
Table 108. SCT configuration register (CONFIG, address
0x5000 4000) bit description . . . . . . . . . . . . 117
Table 109. SCT control register (CTRL, address 0x5000
4004) bit description . . . . . . . . . . . . . . . . . . . . 118
Table 110. SCT limit register (LIMIT, address 0x5000 4008)
bit description . . . . . . . . . . . . . . . . . . . . . . . . .120
Table 111. SCT halt condition register (HALT, address
0x5004 400C) bit description . . . . . . . . . . . .120
Table 112. SCT stop condition register (STOP, address
0x5000 4010) bit description . . . . . . . . . . . .121
Table 113. SCT start condition register (START, address
0x5000 4014) bit description . . . . . . . . . . . .121
Table 114. SCT counter register (COUNT, address 0x5000
4040) bit description . . . . . . . . . . . . . . . . . . . .122
Table 115. SCT state register (STATE, address 0x5000
4044) bit description . . . . . . . . . . . . . . . . . . . .122
Table 116. SCT input register (INPUT, address 0x5000
4048) bit description . . . . . . . . . . . . . . . . . . . .123
Table 117. SCT match/capture registers mode register
Table 118. SCT output register (OUTPUT, address 0x5000
4050) bit description . . . . . . . . . . . . . . . . . . . .124
Table 119. SCT bidirectional output control register
Table 120. SCT conflict resolution register (RES, address
0x5000 4058) bit description . . . . . . . . . . . .125
Table 121. SCT flag enable register (EVEN, address 0x5000
40F0) bit description . . . . . . . . . . . . . . . . . . . .126
Table 122. SCT event flag register (EVFLAG, address
0x5000 40F4) bit description . . . . . . . . . . . . .126
Table 123. SCT conflict enable register (CONEN, address
0x5000 40F8) bit description . . . . . . . . . . . . .126
Table 124. SCT conflict flag register (CONFLAG, address
0x5000 40FC) bit description . . . . . . . . . . . . .127
Table 125. SCT match registers 0 to 4 (MATCH[0:4],
address 0x5000 4100 (MATCH0) to 0x5000 4110
(MATCH4)) bit description (REGMODEn bit = 0) .
127
Table 126. SCT capture registers 0 to 4 (CAP[0:4], address
0x5000 4100 (CAP0) to 0x5000 4110 (CAP4)) bit
description (REGMODEn bit = 1) . . . . . . . . . .128
Table 127. SCT match reload registers 0 to 4
Table 128. SCT capture control registers 0 to 4
Table 129. SCT event state mask registers 0 to 5
Table 130. SCT event control register 0 to 5 (EV[0:5]_CTRL,
address 0x5000 4304 (EV0_CTRL) to 0x5000
432C (EV5_CTRL)) bit description . . . . . . . . 129
Table 131. SCT output set register (OUT[0:3]_SET, address
0x5000 4500 (OUT0_SET) to 0x5000 4518
(OUT3_SET)) bit description . . . . . . . . . . . . . 131
Table 132. SCT output clear register (OUT[0:3]_CLR,
address 0x5000 0504 (OUT0_CLR) to 0x5000
051C (OUT3_CLR)) bit description . . . . . . . . 131
Table 133. Event conditions . . . . . . . . . . . . . . . . . . . . . . 134
Table 134. Register overview: MRT (base address 0x4000
4000) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 141
Table 135. Time interval register (INTVAL[0:3], address
0x4000 4000 (INTVAL0) to 0x4000 4030
(INTVAL3)) bit description . . . . . . . . . . . . . . . 142
Table 136. Timer register (TIMER[0:3], address 0x4000 4004
Table 137. Control register (CTRL[0:3], address 0x4000
Table 138. Status register (STAT[0:3], address 0x4000 400C
(STAT0) to 0x4000 403C (STAT3)) bit description
144
Table 139. Idle channel register (IDLE_CH, address 0x4000
40F4) bit description . . . . . . . . . . . . . . . . . . . 144
Table 140. Global interrupt flag register (IRQ_FLAG, address
0x4000 40F8) bit description . . . . . . . . . . . . . 145
Table 141. Register overview: Watchdog timer (base
address 0x4000 4000) . . . . . . . . . . . . . . . . . . 150
Table 142. Watchdog mode register (MOD - 0x4000 4000)
bit description. . . . . . . . . . . . . . . . . . . . . . . . . 150
4004) bit description. . . . . . . . . . . . . . . . . . . . 152
Table 145. Watchdog Feed register (FEED - 0x4000 4008)
bit description. . . . . . . . . . . . . . . . . . . . . . . . . 153
Table 146. Watchdog Timer Value register (TV - 0x4000
400C) bit description . . . . . . . . . . . . . . . . . . . 153
Table 147. Watchdog Timer Warning Interrupt register
(WARNINT - 0x4000 4014) bit description. . . 153
Table 148. Watchdog Timer Window register (WINDOW -
0x4000 4018) bit description . . . . . . . . . . . . . 154
Table 149. Analog comparator pin description . . . . . . . . 156
Table 150. Register overview: Analog comparator (base
address 0x4002 4000) . . . . . . . . . . . . . . . . . . 158
Table 151. Comparator control register (CTRL, address
0x4002 4000) bit description . . . . . . . . . . . . . 158
Table 152. Voltage ladder register (LAD, address 0x4002
4004) bit description. . . . . . . . . . . . . . . . . . . . 160
Table 153. Register overview: WKT (base address 0x4000
8000) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 162
Table 154. Control register (CTRL, address 0x4000 8000) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . . 162