DRAFT
DRAFT DRAFT DR
DRAFT DRAFT DRAFT
D
RAF
DRAFT DRAFT DRA
FT D
RAFT DR
AFT D
DRA
FT DRAFT DRAFT
D
RAFT
DRAFT
D
RAFT
DRA
UM10601
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Preliminary user manual
Rev. 1.0 — 7 November 2012
116 of 313
NXP Semiconductors
UM10601
Chapter 10: LPC800 State Configurable Timer (SCT)
MATCH0 to MATCH4 R/W
0x100 to
0x110
SCT match value register of match channels 0 to
4; REGMOD0 to REGMODE4 = 0
0x0000 0000
MATCH_L0 to
MATCH_L4
R/W
0x100 to
0x110
SCT match value register of match channels 0 to
4; low counter 16-bit; REGMOD0_L to
REGMODE4_L = 0
-
MATCH_H0 to
MATCH_H4
R/W
0x102 to
0x112
SCT match value register of match channels 0 to
4; high counter 16-bit; REGMOD0_H to
REGMODE4_H = 0
-
CAP0 to CAP4
0x100 to
0x110
SCT capture register of capture channel 0 to 4;
REGMOD0 to REGMODE4 = 1
0x0000 0000
CAP_L0 to CAP_L4
0x100 to
0x110
SCT capture register of capture channel 0 to 4;
low counter 16-bit; REGMOD0_L to
REGMODE4_L = 1
-
CAP_H0 to CAP_H4
0x102 to
0x13E
SCT capture register of capture channel 0 to 4;
high counter 16-bit; REGMOD0_H to
REGMODE4_H = 1
-
MATCHREL0 to
MATCHREL4
R/W
0x200 to
0x210
SCT match reload value register 0 to 4
REGMOD0 = 0 to REGMODE4 = 0
0x0000 0000
MATCHREL_L0 to
MATCHREL_L4
R/W
0x200 to
0x210
SCT match reload value register 0 to 4; low
counter 16-bit; REGMOD0_L = 0 to
REGMODE4_L = 0
-
MATCHREL_H0 to
MATCHREL_H4
R/W
0x202 to
0x212
SCT match reload value register 0 to 4; high
counter 16-bit; REGMOD0_H = 0 to
REGMODE4_H = 0
-
CAPCTRL0 to
CAPCTRL4
0x200 to
0x210
SCT capture control register 0 to 4; REGMOD0 =
1 to REGMODE4 = 1
0x0000 0000
CAPCTRL_L0 to
CAPCTRL_L4
0x200 to
0x210
SCT capture control register 0 to 4; low counter
16-bit; REGMOD0_L = 1 to REGMODE4_L = 1
-
CAPCTRL_H0 to
CAPCTRL_H4
0x202 to
0x212
SCT capture control register 0 to 4; high counter
16-bit; REGMOD0 = 1 to REGMODE4 = 1
-
EV0_STATE
R/W
0x300
SCT event 0 state register
0x0000 0000
EV0_CTRL
R/W
0x304
SCT event 0 control register
0x0000 0000
EV1_STATE
R/W
0x308
SCT event 1 state register
0x0000 0000
EV1_CTRL
R/W
0x30C
SCT event 1 control register
0x0000 0000
EV2_STATE
R/W
0x310
SCT event 2 state register
0x0000 0000
EV2_CTRL
R/W
0x314
SCT event 2 control register
0x0000 0000
EV3_STATE
R/W
0x318
SCT event 3 state register
0x0000 0000
EV3_CTRL
R/W
0x31C
SCT event 3 control register
0x0000 0000
EV4_STATE
R/W
0x320
SCT event 4 state register
0x0000 0000
EV4_CTRL
R/W
0x324
SCT event 4 control register
0x0000 0000
EV5_STATE
R/W
0x328
SCT event 5 state register
0x0000 0000
EV5_CTRL
R/W
0x32C
SCT event 5 control register
0x0000 0000
OUT0_SET
R/W
0x500
SCT output 0 set register
0x0000 0000
OUT0_CLR
R/W
0x504
SCT output 0 clear register
0x0000 0000
OUT1_SET
R/W
0x508
SCT output 1 set register
0x0000 0000
Table 107. Register overview: State Configurable Timer (base address 0x5000 4000)
…continued
Name
Access Address
offset
Description
Reset value
Reference