DRAFT
DRAFT DRAFT DR
DRAFT DRAFT DRAFT
D
RAF
DRAFT DRAFT DRA
FT D
RAFT DR
AFT D
DRA
FT DRAFT DRAFT
D
RAFT
DRAFT
D
RAFT
DRA
UM10601
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Preliminary user manual
Rev. 1.0 — 7 November 2012
86 of 313
NXP Semiconductors
UM10601
Chapter 8: LPC800 Pin interrupts/pattern match engine
8.6 Register description
8.6.1 Pin interrupt mode register
For each of the 8 pin interrupts selected in the PINTSELn registers (see
one bit in the ISEL register determines whether the interrupt is edge or level sensitive.
8.6.2 Pin interrupt level or rising edge interrupt enable register
For each of the 8 pin interrupts selected in the PINTSELn registers (see
one bit in the IENR register enables the interrupt depending on the pin interrupt mode
configured in the ISEL register:
•
If the pin interrupt mode is edge sensitive (PMODE = 0), the rising edge interrupt is
enabled.
Table 79.
Register overview: Pin interrupts/pattern match engine (base address: 0xA000
4000)
Name
Access Address
offset
Description
Reset
value
Reference
ISEL
R/W
0x000
Pin Interrupt Mode register
0
IENR
R/W
0x004
Pin interrupt level or rising edge interrupt
enable register
0
SIENR
WO
0x008
Pin interrupt level or rising edge interrupt
set register
NA
CIENR
WO
0x00C
Pin interrupt level (rising edge interrupt)
clear register
NA
IENF
R/W
0x010
Pin interrupt active level or falling edge
interrupt enable register
0
SIENF
WO
0x014
Pin interrupt active level or falling edge
interrupt set register
NA
CIENF
WO
0x018
Pin interrupt active level or falling edge
interrupt clear register
NA
RISE
R/W
0x01C
Pin interrupt rising edge register
0
FALL
R/W
0x020
Pin interrupt falling edge register
0
IST
R/W
0x024
Pin interrupt status register
0
PMCTRL
R/W
0x028
Pattern match interrupt control register
0
PMSRC
R/W
0x02C
Pattern match interrupt bit-slice source
register
0
PMCFG
R/W
0x030
Pattern match interrupt bit slice
configuration register
0
Table 80.
Pin interrupt mode register (ISEL, address 0xA000 4000) bit description
Bit
Symbol Description
Reset
value
Access
7:0
PMODE Selects the interrupt mode for each pin interrupt. Bit n
configures the pin interrupt selected in PINTSELn.
0 = Edge sensitive
1 = Level sensitive
0
R/W
31:8
-
Reserved.
-
-