DRAFT
DRAFT DRAFT DR
DRAFT DRAFT DRAFT
D
RAF
DRAFT DRAFT DRA
FT D
RAFT DR
AFT D
DRA
FT DRAFT DRAFT
D
RAFT
DRAFT
D
RAFT
DRA
UM10601
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Preliminary user manual
Rev. 1.0 — 7 November 2012
89 of 313
NXP Semiconductors
UM10601
Chapter 8: LPC800 Pin interrupts/pattern match engine
8.6.7 Pin interrupt active level or falling edge interrupt clear register
For each of the 8 pin interrupts selected in the PINTSELn registers (see
one bit in the CIENF register sets the corresponding bit in the IENF register depending on
the pin interrupt mode configured in the ISEL register:
•
If the pin interrupt mode is edge sensitive (PMODE = 0), the falling edge interrupt is
cleared.
•
If the pin interrupt mode is level sensitive (PMODE = 1), the LOW-active interrupt is
selected.
8.6.8 Pin interrupt rising edge register
This register contains ones for pin interrupts selected in the PINTSELn registers (see
) on which a rising edge has been detected. Writing ones to this register
clears rising edge detection. Ones in this register assert an interrupt request for pins that
are enabled for rising-edge interrupts. All edges are detected for all pins selected by the
PINTSELn registers, regardless of whether they are interrupt-enabled.
Table 85.
Pin interrupt active level or falling edge interrupt set register (SIENF, address
0xA000 4014) bit description
Bit
Symbol
Description
Reset
value
Access
7:0
SETENAF Ones written to this address set bits in the IENF, thus
enabling interrupts. Bit n sets bit n in the IENF register.
0 = No operation.
1 = Select HIGH-active interrupt or enable falling edge
interrupt.
NA
WO
31:8
-
Reserved.
-
-
Table 86.
Pin interrupt active level or falling edge interrupt clear register (CIENF, address
0xA000 4018) bit description
Bit
Symbol Description
Reset
value
Access
7:0
CENAF Ones written to this address clears bits in the IENF, thus
disabling interrupts. Bit n clears bit n in the IENF register.
0 = No operation.
1 = LOW-active interrupt selected or falling edge interrupt
disabled.
NA
WO
31:8
-
Reserved.
-
-
Table 87.
Pin interrupt rising edge register (RISE, address 0xA000 401C) bit description
Bit
Symbol
Description
Reset
value
Access
7:0
RDET
Rising edge detect. Bit n detects the rising edge of the pin
selected in PINTSELn.
Read 0: No rising edge has been detected on this pin since
Reset or the last time a one was written to this bit.
Write 0: no operation.
Read 1: a rising edge has been detected since Reset or the
last time a one was written to this bit.
Write 1: clear rising edge detection for this pin.
0
R/W
31:8 -
Reserved.
-
-