DRAFT
DRAFT DRAFT DR
DRAFT DRAFT DRAFT
D
RAF
DRAFT DRAFT DRA
FT D
RAFT DR
AFT D
DRA
FT DRAFT DRAFT
D
RAFT
DRAFT
D
RAFT
DRA
UM10601
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Preliminary user manual
Rev. 1.0 — 7 November 2012
232 of 313
19.1 How to read this chapter
The flash controller is identical on all LPC800 parts.
19.2 Features
•
Controls flash access time.
•
Provides registers for flash signature generation.
19.3 General description
The flash controller is accessible for programming flash wait states and for generating the
the flash signature.
19.4 Register description
19.4.1 Flash configuration register
Depending on the system clock frequency, access to the flash memory can be configured
with various access times by writing to the FLASHCFG register at address 0x4003 C010.
Remark:
Improper setting of this register may result in incorrect operation of the flash
memory.
UM10601
Chapter 19: LPC800 Flash controller
Rev. 1.0 — 7 November 2012
Preliminary user manual
Table 206. Register overview: FMC (base address 0x4004 0000)
Name
Access Address
offset
Description
Reset
value
Reference
FLASHCFG
R/W
0x010
Flash configuration register
<tbd>
FMSSTART
R/W
0x020
Signature start address register
0
FMSSTOP
R/W
0x024
Signature stop-address register
0
FMSW0
R
0x02C
Signature word
-