DRAFT
DRAFT DRAFT DR
DRAFT DRAFT DRAFT
D
RAF
DRAFT DRAFT DRA
FT D
RAFT DR
AFT D
DRA
FT DRAFT DRAFT
D
RAFT
DRAFT
D
RAFT
DRA
UM10601
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Preliminary user manual
Rev. 1.0 — 7 November 2012
295 of 313
NXP Semiconductors
UM10601
Chapter 26: LPC800 Packages and pin description
Table 283. Pin description table (fixed pins)
Symbol
SO20/
TSSOP20
TSSOP16
DIP8
Type Reset
state
Description
PIO0_0/ACMP_I1/
TDO
19
16
8
I/O
I; PU
PIO0_0 —
General purpose digital input/output port 0 pin 0.
In ISP mode, this is the USART0 receive pin U0_RXD.
In boundary scan mode: TDO (Test Data Out).
AI
-
ACMP_I1 —
Analog comparator input 1.
PIO0_1/ACMP_I2/
CLKIN/TDI
12
9
5
I/O
I; PU
PIO0_1 —
General purpose digital input/output pin. ISP entry
pin. A LOW level on this pin during reset starts the ISP command
handler.
In boundary scan mode: TDI (Test Data In).
AI
-
ACMP_I2 —
Analog comparator input 2.
I
-
CLKIN —
External clock input.
SWDIO/PIO0_2/TMS 7
6
4
I/O
I; PU
SWDIO —
Serial Wire Debug I/O. SWDIO is enabled by default
on this pin.
In boundary scan mode: TMS (Test Mode Select).
I/O
-
PIO0_2 —
General purpose digital input/output pin.
SWCLK/PIO0_3/
TCK
6
5
3
I/O
I; PU
SWCLK —
Serial Wire Clock. SWCLK is enabled by default on
this pin.
In boundary scan mode: TCK (Test Clock).
I/O
-
PIO0_3 —
General purpose digital input/output pin.
PIO0_4/WAKEUP/
TRST
5
4
2
I/O
I; PU
PIO0_4 —
General purpose digital input/output pin.
In ISP mode, this is the USART0 transmit pin U0_TXD.
In boundary scan mode: TRST (Test Reset).
This pin triggers a wake-up from Deep power-down mode. If you
need to wake up from Deep power-down mode via an external
pin, do not assign any movable function to this pin. Pull this pin
HIGH externally to enter Deep power-down mode. Pull this pin
LOW to exit Deep power-down mode. A LOW-going pulse as
short as 50 ns wakes up the part.
RESET/PIO0_5
4
3
1
I/O
I; PU
RESET —
External reset input: A LOW-going pulse as short as
50 ns on this pin resets the device, causing I/O ports and
peripherals to take on their default states, and processor
execution to begin at address 0.
I
-
PIO0_5 —
General purpose digital input/output pin.
PIO0_6/VDDCMP
18
15
-
I/O
I; PU
PIO0_6 —
General purpose digital input/output pin.
AI
-
VDDCMP —
Alternate reference voltage for the analog
comparator.
PIO0_7
17
14
-
I/O
I; PU
PIO0_7 —
General purpose digital input/output pin.
PIO0_8/XTALIN
14
11
-
I/O
I; PU
PIO0_8 —
General purpose digital input/output pin.
I
-
XTALIN —
Input to the oscillator circuit and internal clock
generator circuits. Input voltage must not exceed 1.95 V.
PIO0_9/XTALOUT
13
10
-
I/O
I; PU
PIO0_9 —
General purpose digital input/output pin.
O
-
XTALOUT —
Output from the oscillator circuit.
PIO0_10
9
8
-
I
IA
PIO0_10 —
General purpose digital input/output pin. Assign I2C
functions to this pin when true open-drain pins are needed for a
signal compliant with the full I2C specification.