DRAFT
DRAFT DRAFT DR
DRAFT DRAFT DRAFT
D
RAF
DRAFT DRAFT DRA
FT D
RAFT DR
AFT D
DRA
FT DRAFT DRAFT
D
RAFT
DRAFT
D
RAFT
DRA
UM10601
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Preliminary user manual
Rev. 1.0 — 7 November 2012
20 of 313
NXP Semiconductors
UM10601
Chapter 4: LPC800 System configuration (SYSCON)
4.6.3 System PLL control register
This register connects and enables the system PLL and configures the PLL multiplier and
divider values. The PLL accepts an input frequency from 10 MHz to 25 MHz from various
clock sources. The input frequency is multiplied to a higher frequency and then divided
down to provide the actual clock used by the CPU, peripherals, and memories. The PLL
can produce a clock up to the maximum allowed for the CPU.
3
USART0_RST_N
USART0 reset control
1
0
Assert the USART0 reset.
1
Clear the USART0 reset.
4
UART1_RST_N
USART1 reset control
1
0
Assert the USART reset.
1
Clear the USART1 reset.
5
UART2_RST_N
USART2 reset control
1
0
Assert the USART2 reset.
1
Clear the USART2 reset.
6
I2C_RST_N
I2C reset control
1
0
Assert the I2C reset.
1
Clear the I2C reset.
7
MRT_RST_N
Multi-rate timer (MRT) reset control
1
0
Assert the MRT reset.
1
Clear the MRT reset.
8
SCT_RST_N
SCT reset control
1
0
Assert the SCT reset.
1
Clear the SCT reset.
9
WKT_RST_N
Self wake-up timer (WKT) reset control
1
0
Assert the WKT reset.
1
Clear the WKT reset.
10
GPIO_RST_N
GPIO and GPIO pin interrupt reset control
1
0
Assert the GPIO reset.
1
Clear the GPIO reset.
11
FLASH_RST_N
Flash controller reset control
1
0
Assert the flash controller reset.
1
Clear the flash controller reset.
12
ACMP_RST_N
Analog comparator reset control
1
0
Assert the analog comparator reset.
1
Clear the analog comparator controller reset.
31:12 -
-
Reserved
-
Table 7.
Peripheral reset control register (PRESETCTRL, address 0x4004 8004) bit
description
Bit
Symbol
Value
Description
Reset
value