DRAFT
DRAFT DRAFT DR
DRAFT DRAFT DRAFT
D
RAF
DRAFT DRAFT DRA
FT D
RAFT DR
AFT D
DRA
FT DRAFT DRAFT
D
RAFT
DRAFT
D
RAFT
DRA
UM10601
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Preliminary user manual
Rev. 1.0 — 7 November 2012
33 of 313
NXP Semiconductors
UM10601
Chapter 4: LPC800 System configuration (SYSCON)
4.6.28 Start logic 0 pin wake-up enable register
The STARTERP0 register enables the selected pin interrupts for wake-up from
deep-sleep mode and power-down modes.
Remark:
Also enable the corresponding interrupts in the NVIC. See
of interrupt sources to the NVIC”
Table 32.
Pin interrupt select registers (PINTSEL[0:7], address 0x4004 8178 (PINTSEL0) to
0x4004 8194 (PINTSEL7)) bit description
Bit
Symbol
Description
Reset
value
5:0
INTPIN
Pin number select for pin interrupt or pattern match engine input.
(PIO0_0 to PIO0_17 correspond to numbers 0 to 17).
0
31:6
-
Reserved
-
Table 33.
Start logic 0 pin wake-up enable register 0 (STARTERP0, address 0x4004 8204) bit
description
Bit
Symbol
Value
Description
Reset
value
0
PINT0
GPIO pin interrupt 0 wake-up
0
0
Disabled
1
Enabled
1
PINT1
GPIO pin interrupt 1 wake-up
0
0
Disabled
1
Enabled
2
PINT2
GPIO pin interrupt 2 wake-up
0
0
Disabled
1
Enabled
3
PINT3
GPIO pin interrupt 3 wake-up
0
0
Disabled
1
Enabled
4
PINT4
GPIO pin interrupt 4 wake-up
0
0
Disabled
1
Enabled
5
PINT5
GPIO pin interrupt 5 wake-up
0
0
Disabled
1
Enabled
6
PINT6
GPIO pin interrupt 6 wake-up
0
0
Disabled
1
Enabled
7
PINT7
GPIO pin interrupt 7 wake-up
0
0
Disabled
1
Enabled
31:8
-
Reserved
-