DRAFT
DRAFT DRAFT DR
DRAFT DRAFT DRAFT
D
RAF
DRAFT DRAFT DRA
FT D
RAFT DR
AFT D
DRA
FT DRAFT DRAFT
D
RAFT
DRAFT
D
RAFT
DRA
UM10601
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Preliminary user manual
Rev. 1.0 — 7 November 2012
30 of 313
NXP Semiconductors
UM10601
Chapter 4: LPC800 System configuration (SYSCON)
4.6.21 POR captured PIO status register 0
The PIOPORCAP0 register captures the state of GPIO port 0 at power-on-reset. Each bit
represents the reset state of one GPIO pin. This register is a read-only status register.
4.6.22 IOCON glitch filter clock divider registers 6 to 0
These registers individually configure the seven peripheral input clocks
(IOCONFILTR_PCLK) to the IOCON programmable glitch filter. The clocks can be shut
down by setting the DIV bits to 0x0.
4.6.23 BOD control register
The BOD control register selects four separate threshold values for sending a BOD
interrupt to the NVIC and for forced reset. Reset and interrupt threshold values listed in
are typical values.
Both the BOD interrupt and the BOD reset, depending on the value of bit BODRSTENA in
this register, can wake-up the chip from Sleep, Deep-sleep, and Power-down modes. See
<tbd>.
Table 26.
POR captured PIO status register 0 (PIOPORCAP0, address 0x4004 8100) bit
description
Bit
Symbol
Description
Reset value
17:0
PIOSTAT
State of PIO0_17 through PIO0_0 at power-on reset
Implementation
dependent
31:18 -
Reserved.
-
Table 27.
IOCON glitch filter clock divider registers 6 to 0 (IOCONCLKDIV[6:0], address
0x4004 8134 (IOCONCLKDIV6) to 0x004 814C (IOCONFILTCLKDIV0)) bit
description
Bit
Symbol
Description
Reset value
7:0
DIV
IOCON glitch filter clock divider values
0: Disable IOCONFILTR_PCLK.
1: Divide by 1.
to
255: Divide by 255.
0
31:8
-
Reserved
0x00
Table 28.
BOD control register (BODCTRL, address 0x4004 8150) bit description
Bit
Symbol
Value Description
Reset
value
1:0
BODRSTLEV
BOD reset level
0
0x0
Level 0: The reset assertion threshold voltage is <tbd>; the
reset de-assertion threshold voltage is <tbd>.
0x1
Level 1: The reset assertion threshold voltage is <tbd>; the
reset de-assertion threshold voltage is <tbd>.
0x2
Level 2: The reset assertion threshold voltage is <tbd>; the
reset de-assertion threshold voltage is <tbd>.
0x3
Level 3: The reset assertion threshold voltage is <tbd>; the
reset de-assertion threshold voltage is<tbd>.