
27.2.13 Master Clock Configuration Register 1 (LPI2Cx_MCCR1)
The MCCR1 cannot be changed when the I2C master is enabled and is used for high
speed mode transfers. The separate clock configuration for high speed mode allows
arbitration to take place in Fast mode (with timing configured by MCCR0), before
switching to high speed mode (with timing configured by MCCR1).
Address: Base a 50h offset
Bit 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R
W
Reset
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
LPI2Cx_MCCR1 field descriptions
Field
Description
31–30
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
29–24
DATAVD
Data Valid Delay
Minimum number of cycles (minus one) that is used as the data hold time for SDA. Must be configured
less than the minimum SCL low period.
23–22
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
21–16
SETHOLD
Setup Hold Delay
Minimum number of cycles (minus one) that is used by the master as the setup and hold time for a
(repeated) START condition and setup time for a STOP condition. The setup time is extended by the time
it takes to detect a rising edge on the external SCL pin. Ignoring any additional board delay due to external
loading, this is equal to (2 + FILTSCL) / 2^PRESCALE cycles.
15–14
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
13–8
CLKHI
Clock High Period
Minimum number of cycles (minus one) that the SCL clock is driven high by the master. The SCL high
time is extended by the time it takes to detect a rising edge on the external SCL pin. Ignoring any
additional board delay due to external loading, this is equal to (2 + FILTSCL) / 2^PRESCALE cycles.
7–6
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
CLKLO
Clock Low Period
Minimum number of cycles (minus one) that the SCL clock is driven low by the master. This value is also
used for the minimum bus free time between a STOP and a START condition.
Memory Map and Registers
K32 L2A Reference Manual, Rev. 2, 01/2020
714
NXP Semiconductors
Содержание K32 L2A Series
Страница 2: ...K32 L2A Reference Manual Rev 2 01 2020 2 NXP Semiconductors...
Страница 42: ...K32 L2A Reference Manual Rev 2 01 2020 42 NXP Semiconductors...
Страница 122: ...Flash Memory Clock K32 L2A Reference Manual Rev 2 01 2020 122 NXP Semiconductors...
Страница 146: ...Module operation in low power modes K32 L2A Reference Manual Rev 2 01 2020 146 NXP Semiconductors...
Страница 158: ...Debug and security K32 L2A Reference Manual Rev 2 01 2020 158 NXP Semiconductors...
Страница 174: ...Module Signal Description Tables K32 L2A Reference Manual Rev 2 01 2020 174 NXP Semiconductors...
Страница 246: ...Application information K32 L2A Reference Manual Rev 2 01 2020 246 NXP Semiconductors...
Страница 322: ...Kinetis Bootloader Status Error Codes K32 L2A Reference Manual Rev 2 01 2020 322 NXP Semiconductors...
Страница 344: ...Application initialization information K32 L2A Reference Manual Rev 2 01 2020 344 NXP Semiconductors...
Страница 374: ...CMP Trigger Mode K32 L2A Reference Manual Rev 2 01 2020 374 NXP Semiconductors...
Страница 384: ...Functional description K32 L2A Reference Manual Rev 2 01 2020 384 NXP Semiconductors...
Страница 592: ...Application Information K32 L2A Reference Manual Rev 2 01 2020 592 NXP Semiconductors...
Страница 602: ...Initialization and application information K32 L2A Reference Manual Rev 2 01 2020 602 NXP Semiconductors...
Страница 656: ...Functional Description K32 L2A Reference Manual Rev 2 01 2020 656 NXP Semiconductors...
Страница 664: ...Functional Description K32 L2A Reference Manual Rev 2 01 2020 664 NXP Semiconductors...
Страница 744: ...Functional description K32 L2A Reference Manual Rev 2 01 2020 744 NXP Semiconductors...
Страница 762: ...Functional description K32 L2A Reference Manual Rev 2 01 2020 762 NXP Semiconductors...
Страница 806: ...Functional description K32 L2A Reference Manual Rev 2 01 2020 806 NXP Semiconductors...
Страница 868: ...Integer square root K32 L2A Reference Manual Rev 2 01 2020 868 NXP Semiconductors...
Страница 976: ...Functional description K32 L2A Reference Manual Rev 2 01 2020 976 NXP Semiconductors...
Страница 1012: ...Functional description K32 L2A Reference Manual Rev 2 01 2020 1012 NXP Semiconductors...
Страница 1094: ...Functional description K32 L2A Reference Manual Rev 2 01 2020 1094 NXP Semiconductors...
Страница 1132: ...Functional description K32 L2A Reference Manual Rev 2 01 2020 1132 NXP Semiconductors...
Страница 1182: ...Functional description K32 L2A Reference Manual Rev 2 01 2020 1182 NXP Semiconductors...
Страница 1290: ...Functional description K32 L2A Reference Manual Rev 2 01 2020 1290 NXP Semiconductors...
Страница 1344: ...USB Voltage Regulator Module Signal Descriptions K32 L2A Reference Manual Rev 2 01 2020 1344 NXP Semiconductors...
Страница 1356: ...Initialization Application Information K32 L2A Reference Manual Rev 2 01 2020 1356 NXP Semiconductors...