
Table 5-4. DIVCORE_CLK and DIVSLOW_CLK out-of-reset configuration
FTFA_FOPT[4:0]
DIVCORE_CLK
DIVSLOW_CLK
Execution mode
00
0x7 (divide by 8)
0x1 (divide by 2)
VLPR
01
0x3 (divide by 4)
0x1 (divide by 2)
VLPR
10
0x1 (divide by 2)
0x1 (divide by 2)
RUN
11
0x0 (divide by 1)
0x1 (divide by 2)
RUN
This gives the user flexibility in selecting between a lower frequency, low-power boot
option and higher frequency, higher power during and after reset. The flash erased state
defaults to fast clocking mode, since these bits reside in flash, which is logic 1 in the
flash erased state. To enable a lower power boot option, program the appropriate bits in
FTFA_FOPT. During the reset sequence, if either of the control bits is cleared, the
system is in a slower clock configuration. Upon any system reset, the clock dividers
return to this configurable reset state. The factory default reset clock for core/system
clock is 8MHz from SIRC.
5.13 Clock gating
Clock gating of modules helps users to only consume power for modules that are needed
for their end application. The clock to each module will have the capability to be gated on
or off via a programmable register. Each peripheral has independent clock gating for both
the peripheral interface clock and the peripheral functional clock. This clock gating is
controlled via the peripheral’s PCCn register. Clearing PCCn[CGC] disables the
peripheral interface clock, and clearing of PCCn[PCS] disables the peripheral functional
clock. The SCG also has clock gating functionality of the peripheral functional clocks,
which can be used to gate several peripheral functional clocks via the xxxDIV[xxxDIVy]
fields. The DIVCORE_CLK and DIVSLOW_CLK are always enabled in the various
RUN and Wait modes. If these are not used in low power stop modes, then they will be
disabled via the SMC and PMC modules.
Both the Core Clock and Slow (Flash) Clocks have associated clock gates in the SCG.
5.14 Flash Memory Clock
The embedded Flash memory has a maximum operating frequency of 25Mhz. This
device uses the DIVSLOW_CLK from the SCG. This clock output should not exceed
25MHz for reliable flash operation.
Chapter 5 Clock Distribution
K32 L2A Reference Manual, Rev. 2, 01/2020
NXP Semiconductors
121
Содержание K32 L2A Series
Страница 2: ...K32 L2A Reference Manual Rev 2 01 2020 2 NXP Semiconductors...
Страница 42: ...K32 L2A Reference Manual Rev 2 01 2020 42 NXP Semiconductors...
Страница 122: ...Flash Memory Clock K32 L2A Reference Manual Rev 2 01 2020 122 NXP Semiconductors...
Страница 146: ...Module operation in low power modes K32 L2A Reference Manual Rev 2 01 2020 146 NXP Semiconductors...
Страница 158: ...Debug and security K32 L2A Reference Manual Rev 2 01 2020 158 NXP Semiconductors...
Страница 174: ...Module Signal Description Tables K32 L2A Reference Manual Rev 2 01 2020 174 NXP Semiconductors...
Страница 246: ...Application information K32 L2A Reference Manual Rev 2 01 2020 246 NXP Semiconductors...
Страница 322: ...Kinetis Bootloader Status Error Codes K32 L2A Reference Manual Rev 2 01 2020 322 NXP Semiconductors...
Страница 344: ...Application initialization information K32 L2A Reference Manual Rev 2 01 2020 344 NXP Semiconductors...
Страница 374: ...CMP Trigger Mode K32 L2A Reference Manual Rev 2 01 2020 374 NXP Semiconductors...
Страница 384: ...Functional description K32 L2A Reference Manual Rev 2 01 2020 384 NXP Semiconductors...
Страница 592: ...Application Information K32 L2A Reference Manual Rev 2 01 2020 592 NXP Semiconductors...
Страница 602: ...Initialization and application information K32 L2A Reference Manual Rev 2 01 2020 602 NXP Semiconductors...
Страница 656: ...Functional Description K32 L2A Reference Manual Rev 2 01 2020 656 NXP Semiconductors...
Страница 664: ...Functional Description K32 L2A Reference Manual Rev 2 01 2020 664 NXP Semiconductors...
Страница 744: ...Functional description K32 L2A Reference Manual Rev 2 01 2020 744 NXP Semiconductors...
Страница 762: ...Functional description K32 L2A Reference Manual Rev 2 01 2020 762 NXP Semiconductors...
Страница 806: ...Functional description K32 L2A Reference Manual Rev 2 01 2020 806 NXP Semiconductors...
Страница 868: ...Integer square root K32 L2A Reference Manual Rev 2 01 2020 868 NXP Semiconductors...
Страница 976: ...Functional description K32 L2A Reference Manual Rev 2 01 2020 976 NXP Semiconductors...
Страница 1012: ...Functional description K32 L2A Reference Manual Rev 2 01 2020 1012 NXP Semiconductors...
Страница 1094: ...Functional description K32 L2A Reference Manual Rev 2 01 2020 1094 NXP Semiconductors...
Страница 1132: ...Functional description K32 L2A Reference Manual Rev 2 01 2020 1132 NXP Semiconductors...
Страница 1182: ...Functional description K32 L2A Reference Manual Rev 2 01 2020 1182 NXP Semiconductors...
Страница 1290: ...Functional description K32 L2A Reference Manual Rev 2 01 2020 1290 NXP Semiconductors...
Страница 1344: ...USB Voltage Regulator Module Signal Descriptions K32 L2A Reference Manual Rev 2 01 2020 1344 NXP Semiconductors...
Страница 1356: ...Initialization Application Information K32 L2A Reference Manual Rev 2 01 2020 1356 NXP Semiconductors...