+
+
+
+V3_3
INTEL(R) E7500 CHIPSET CUSTOMER REFERENCE SCHEMATICS
R
D
C
B
B
D
C
1
1
2
3
4
5
6
7
8
2
3
4
5
6
7
8
A
A
LAST REVISED:
1900 Prairie City Road
Folsom, California 095630
TITLE:
Platform Apps Engineering
SHEET
03/04/02
+
+
+V3_3
AVCC33_0
AVCC33_1
AVCC33_2
AVCC33_3
TEST3
TEST1
TEST0
VIO_9
VIO_8
VIO_7
VIO_6
VIO_5
VIO_4
VIO_3
VIO_2
VIO_1
VIO_0
TERMPWRB
TERMPWRA
SRARGARDV
STARGARDV
AVCC18_3
AVCC18_2
AVCC18_1
AVCC18_0
PAGUARDV
PZV33
PCAVCC33_2
PCAVCC33_1
PXAVCC33_2
PXAVCC33_1
PXAVCC18
TEST_9
TEST_8
TEST_7
TEST_6
TEST_5
TEST_4
SRAGARDG
STAGARDG
AGND_5
AGND_4
AGND_3
AGND_2
AGND_0
PAGUARDG
PZGRND
PCAGRND1
PXAGRND2
PXAGRND1
AVCC33_4
PCAGRND2
AGND_1
PXVCC18
AIC-7902
SCSI PWR/GND & TEST
T
L
V
431
T
L
V
431
+V3_3
+V3_3
up-to-date information regarding implementation of this subsystem
See Adaptec* AIC-7902 Design-In Handbook for
SCSI Controller
CAD NOTE:
Use flood or fat trace
for AGND
betw pin groups (AC1,T2,T3,U1,U2)
Place C1329, C1330, C1334
and (V1,V2,W2,AB1)
Place C1327,C1332 between
pin groups (C8,A10,A11,A12)
and (C10,C11,C12)
Place C1328,C1331 between
pin groups (A8,B7,C7,D7)
and (C13,C14)
Place C1333 between
balls Y1 and Y2
R
1008
10.
2K
10.
2
K
R
1010
R
1009
10.
2K
SCSI_V3_3A_0
10.
2K
R
1007
R689
1K
SCSI_V3_3A_1
SCSI_CORE_VCCA
SCSI_V3_3A_PX
SCSI_CORE_VCCA_PX
R688
1K
0.
1U
F
C
1341
SCSI_CORE_VCC
74,76
SCSI_AGND
75,76
70 OHMS
FB7
FB8
70 OHMS
70 OHMS
FB10
FB9
70 OHMS
70 OHMS
FB6
SCSI_AGND
75,76
SCSI_AGND
75,76
SCSI_AGND
75,76
SCSI_AGND
75,76
SCSI_AGND
75,76
C
1325
0.
01U
F
C
1334
0.
01U
F
5
4
3
U7
0
3
4
5
U7
1
A10
A9
B8
A12
H24
AA4
AB4
AB20
AB19
AB16
AB15
AB12
AB11
AB8
AB7
Y5
W5
D12
H23
D8
C8
D7
C7
B7
A8
AC1
AA2
T3
T2
U2
U1
Y1
Y3
W3
V3
D13
D11
G23
D10
C10
C14
C13
C12
C11
A13
AB1
AA3
V1
Y2
W2
A11
V2
B14
P1
U78
C
1338
0.
01U
F
1000P
F
C
1339
0.
01U
F
C
1326
2
1
10U
F
C
1431
12
C
1428
10U
F
C
1329
0.
01U
F
LVTRMPWR_A
77,78
LVTRMPWR_B
77,79
C
1327
0.
01U
F
0.
01U
F
C
1328
0.
01U
F
C
1330
C
1331
0.
01U
F
0.
01U
F
C
1332
0.
01U
F
C
1333
0.
01U
F
C
1335
2
1
10U
F
C
1429
12
C
1430
10U
F
12
C
1432
10U
F
C
1336
0.
01U
F
0.
01U
F
C
1337
C
1340
1000P
F
AIC7902_TERMPWRB
AIC7902_TERMPWRA
75
Содержание Xeon
Страница 24: ...Introduction 24 Design Guide This page is intentionally left blank ...
Страница 30: ...Component Quadrant Layout 30 Design Guide This page is intentionally left blank ...
Страница 34: ...Platform Stack Up and Component Placement Overview 34 Design Guide This page is intentionally left blank ...
Страница 52: ...Platform Clock Routing Guidelines 52 Design Guide This page is intentionally left blank ...
Страница 66: ...System Bus Routing Guidelines 66 Design Guide This page is intentionally left blank ...
Страница 118: ...Intel 82870P2 P64H2 118 Design Guide This page is intentionally left blank ...
Страница 146: ...I O Controller Hub 146 Design Guide This page is intentionally left blank ...
Страница 148: ...Debug Port 148 Design Guide This page is intentionally left blank ...
Страница 210: ...Schematic Checklist 210 Design Guide This page is intentionally left blank ...
Страница 220: ...Layout Checklist 220 Design Guide This page is intentionally left blank ...
Страница 222: ...Schematics 222 Design Guide This page is intentionally left blank ...