VGA_CON
VSYNC
GREEN
BLUE
SCL
SDA
HSYNC
MID2
MID0
+5V
GND1
GND2
GND3
GND4
GND0
RED
INTEL(R) E7500 CHIPSET CUSTOMER REFERENCE SCHEMATICS
R
D
C
B
B
D
C
1
1
2
3
4
5
6
7
8
2
3
4
5
6
7
8
A
A
LAST REVISED:
1900 Prairie City Road
Folsom, California 095630
TITLE:
Platform Apps Engineering
SHEET
03/04/02
+
V
3_3
+
V
3_3
+
V
3_3
+
V
3_3
+
V
3_3
BAR43S
BAR43S
BAR43S
BAR43S
BAR43S
+
V
3_3
ME
MG
N
D
6
ME
MG
N
D
5
ME
MG
N
D
4
ME
MG
N
D
3
AD
0
AD
1
AD
1
0
AD
1
1
AD
1
2
AD
1
3
AD
1
4
AD
1
5
AD
1
6
AD
1
7
AD
1
8
AD
1
9
AD
2
AD
2
0
AD
2
1
AD
2
2
AD
2
3
AD
2
4
AD
2
5
AD
2
6
AD
2
7
AD
2
8
AD
2
9
AD
3
AD
3
0
AD
4
AD
5
AD
6
AD
7
AD
8
AD
9
BL
U
E
C
_
BE0
C
_
BE1
C
_
BE2
C
_
BE3
DCK
G
ND1
DCK
G
ND2
DCK
V
CC1
DCK
V
CC2
DCL
K
IN
DDC_
CL
K
DDC_
DA
T
A
D
EVSEL
_
N
EN
ABKL
EN
AVD
D
EN
AVEE
FL
M
F
R
AM
E_
N
G
ND0
G
ND1
G
ND1
0
G
ND1
1
G
ND1
2
G
ND1
3
G
ND1
4
G
ND1
5
G
ND2
G
ND3
G
ND5
G
ND6
G
ND7
G
ND8
G
ND9
GP
IO
0
GP
IO
1
G
R
EEN
HRE
F
H
SYN
C
ID
SEL
INT
_
N
IRDY
_
N
LP
M
MC
K
G
N
D
M
C
KVC
C
MC
L
K
IN
ME
MG
N
D
0
ME
MG
N
D
1
NC0
NC1
NC2
NC3
NC4
PAR
PC
L
K
P
E
RR_
N
RE
D
RE
F
C
L
K
R
ESET
_
N
RM
A
0
RM
A
1
RM
A
1
0
RM
A
1
1
RM
A
1
2
RM
A
1
6
RM
A
1
7
RM
A
2
RM
A
3
RM
A
4
RM
A
5
RM
A
6
RM
A
7
RM
A
8
RM
A
9
RM
D3
RM
D4
RM
D5
RM
D6
RO
M
O
E
_
N
R
SET
S
E
RR_
N
SH
F
C
L
K
ST
N
D
BY_
N
ST
O
P
_
N
TMD
0
TMD
1
T
RDY
_
N
VC
L
K
VR
EF
VSYN
C
BC
L
K
RM
D7
AD
3
1
G
ND1
6
G
ND4
G
ND1
7
G
ND1
8
G
ND1
9
ME
MG
N
D
2
G
ND2
0
R
ESER
VED
Asiliant* 69000
Place Filter Close to Connector
Onboard Video
J1
5
H1
5
G15
J1
0
P1
M4
K5
L1
K3
K2
K4
K1
G1
H4
F2
G3
N2
F1
G4
E2
H5
D2
F4
D1
E3
G5
F5
M3
C2
N1
L5
M2
L4
L3
L2
T2
M1
J6
G2
F3
A3
C5
B4
E6
A1
N4
R2
J5
R4
N5
T3
L7
H3
J1
3
H1
3
F9
H8
F8
F7
H6
G6
J1
2
H1
2
H1
1
H1
0
J9
H9
G9
N3
P2
P4
M1
3
K7
E1
B5
H1
P5
M6
A2
D4
E5
F1
4
E1
4
F1
3
E1
3
D1
3
C1
3
C8
J2
N1
2
J3
K6
B3
E4
C1
1
D1
1
C9
D9
A8
T1
6
R1
6
E1
1
A1
0
B1
1
C1
0
A9
D1
0
E1
0
B1
0
D7
C6
E7
B6
A4
T1
J4
T4
C3
J1
A1
4
B8
H2
R1
3
T1
2
R1
C1
D6
D3
F6
J1
1
H1
4
J1
4
K1
4
D1
4
L15
B1
U5
4
ICH3_PIRQA_N
29,53,57
ICH3
_
A
D1
6
53,
57,
58
V
IDE
O
_
P
E
RR_
N
VI
D
E
O
_
ST
N
D
BY_
N
CON_DDCCLK
CON_DDCDAT
VGA_DDCDAT
58
VGA_DDCCLK
58
VIDEO_V3A
R
463
75
1%
R
462
75
1%
R
461
75
1%
R
471
4.
7K
R
472
100
R
469
10K
R
468
10K
R
470
10K
R466
1K
R467
1K
1UF
C528
C527
1UF
C
622
47P
F
CON_BLUE
47P
F
C
623
C
624
47P
F
C
628
470P
F
C
629
470P
F
C
1531
22U
F
R
473
510
FB27
60 OHMS
60 OHMS
FB28
58
VGA_VSYNC
FB29
60 OHMS
58
VGA_HSYNC
FB1
60 OHMS
FB3
60 OHMS
60 OHMS
FB2
VGA_RED
58
CON_RED
VGA_GREEN
58
VGA_BLUE
58
V
IDE
O
_
CL
K
1
4
65
IS
OLA
T
E
_
F
R
OM
_OT
H
E
R
_V
D
D
_3_3V
1
2
3
CR53
1
2
3
CR49
3
2
1
CR50
1
2
3
CR51
3
2
1
CR52
C
1241
470P
F
470P
F
C
1240
VGA_BLUE
58
VGA_HSYNC
58
VGA_VSYNC
58
VGA_RED
58
VGA_GREEN
58
CON_GREEN
CON_HSYNC
CON_VSYNC
C630
NOPOP
0.01UF
14
1
2
3
15
12
13
4
11
9
6
7
8
10
5
J29
0.1UF
C1110
C1111
0.1UF
C
1530
0.
01U
F
VG
A_
VSYN
C
58
VG
A_
R
E
D
58
VG
A_
H
SYN
C
58
VG
A_
G
R
EEN
58
V
G
A
_
DDCDA
T
58
V
G
A
_
DDCCL
K
58
VG
A_
BL
U
E
58
V
IDE
O
_
CL
K
3
3
65
ICH3
_
A
D0
ICH3
_
A
D1
ICH3
_
A
D4
ICH3
_
A
D1
6
ICH3
_
A
D1
9
ICH3
_
A
D2
1
ICH3
_
A
D2
2
ICH3
_
A
D2
3
ICH3
_
A
D2
4
ICH3
_
A
D2
5
ICH3
_
A
D2
6
ICH3
_
A
D3
1
ICH3
_
A
D3
0
ICH3
_
A
D2
9
ICH3
_
A
D2
8
ICH3
_
A
D2
7
ICH3
_
A
D2
0
ICH3
_
A
D1
8
ICH3
_
A
D1
7
ICH3
_
A
D1
5
ICH3
_
A
D1
4
ICH3
_
A
D1
3
ICH3
_
A
D1
2
ICH3
_
A
D1
1
ICH3
_
A
D1
0
ICH3
_
A
D9
ICH3
_
A
D8
ICH3
_
A
D7
ICH3
_
A
D6
ICH3
_
A
D5
ICH3
_
A
D3
ICH3
_
A
D2
IC
H
3_A
D
[31:
0]
53,
57
IC
H
3_C
B
E
3_N
53,
57
53,
57
IC
H
3_C
B
E
2_N
IC
H
3_C
B
E
1_N
53,
57
53,
57
IC
H
3_C
B
E
0_N
VI
D
E
O
_
ID
SEL
ICH3
_
P
CIRS
T
_
N
53,
56,
57,
66,
67
IC
H
3
_
PAR
53,
57
IC
H
3_F
R
A
M
E
_N
53,
57
ICH3
_
IRDY
_
N
53,
57
ICH3
_
T
RDY
_
N
53,
57
IC
H
3_S
T
O
P
_
N
53,
57
IC
H
3
_
D
EVSEL
_
N
53,
57
ICH3
_
S
E
RR_
N
53,
57
VI
D
E
O
_
R
SET
58
Содержание Xeon
Страница 24: ...Introduction 24 Design Guide This page is intentionally left blank ...
Страница 30: ...Component Quadrant Layout 30 Design Guide This page is intentionally left blank ...
Страница 34: ...Platform Stack Up and Component Placement Overview 34 Design Guide This page is intentionally left blank ...
Страница 52: ...Platform Clock Routing Guidelines 52 Design Guide This page is intentionally left blank ...
Страница 66: ...System Bus Routing Guidelines 66 Design Guide This page is intentionally left blank ...
Страница 118: ...Intel 82870P2 P64H2 118 Design Guide This page is intentionally left blank ...
Страница 146: ...I O Controller Hub 146 Design Guide This page is intentionally left blank ...
Страница 148: ...Debug Port 148 Design Guide This page is intentionally left blank ...
Страница 210: ...Schematic Checklist 210 Design Guide This page is intentionally left blank ...
Страница 220: ...Layout Checklist 220 Design Guide This page is intentionally left blank ...
Страница 222: ...Schematics 222 Design Guide This page is intentionally left blank ...