I/O Controller Hub
142
Design Guide
9.7.3
Intel
®
82562ET/EM Guidelines
For documentation on LAN, refer to
. For correct LAN performance, designers must
follow the general guidelines outlined in
. Additional guidelines for implementing an
82562ET or 82562EM Platform LAN connect component are provided in the following sections.
9.7.3.1
Guidelines for Intel
®
82562ET/EM Component Placement
Component placement can affect signal quality, emissions, and temperature of a board design. This
section provides guidelines for component placement.
Careful component placement can:
•
Decrease potential problems directly related to electromagnetic interference (EMI), which can
cause failure to meet FCC and IEEE test specifications.
•
Simplify the task of routing traces. To some extent, component orientation affects the
complexity of trace routing. The overall objective is to minimize turns and crossovers between
traces.
Minimizing the amount of space needed for the Ethernet LAN interface is important because all
other interfaces compete for physical space on a motherboard near the connector edge. As with
most subsystems, the Ethernet LAN circuits must be as close as possible to the connector. Thus, it
is imperative that all designs be optimized to fit in a very small space.
9.7.3.2
Crystals and Oscillators
To minimize the effects of EMI, clock sources should not be placed near I/O ports or board edges.
Radiation from these devices may be coupled onto the I/O ports or out of the system chassis.
Crystals should also be kept away from the Ethernet magnetics module to prevent interference of
communication. The retaining straps of the crystal (if they should exist) should be grounded to
prevent possibility of radiation from the crystal case, and the crystal should lay flat against the PC
board to provide better coupling of the electromagnetic fields to the board.
For noise free and stable operation, place the crystal and associated discretes as close as possible to
the 82562ET or 82562EM, keeping the trace length as short as possible. Do not route any noisy
signals in this area.
Содержание Xeon
Страница 24: ...Introduction 24 Design Guide This page is intentionally left blank ...
Страница 30: ...Component Quadrant Layout 30 Design Guide This page is intentionally left blank ...
Страница 34: ...Platform Stack Up and Component Placement Overview 34 Design Guide This page is intentionally left blank ...
Страница 52: ...Platform Clock Routing Guidelines 52 Design Guide This page is intentionally left blank ...
Страница 66: ...System Bus Routing Guidelines 66 Design Guide This page is intentionally left blank ...
Страница 118: ...Intel 82870P2 P64H2 118 Design Guide This page is intentionally left blank ...
Страница 146: ...I O Controller Hub 146 Design Guide This page is intentionally left blank ...
Страница 148: ...Debug Port 148 Design Guide This page is intentionally left blank ...
Страница 210: ...Schematic Checklist 210 Design Guide This page is intentionally left blank ...
Страница 220: ...Layout Checklist 220 Design Guide This page is intentionally left blank ...
Страница 222: ...Schematics 222 Design Guide This page is intentionally left blank ...